[[abstract]]Packaging is an emerging technology for microsystem integration. The silicon-on-insulator (SOI) wafer has been extensively employed for micromachined devices for its reliable fabrication steps and robust structures. This research reports a packaging approach for silicon-on- insulator-micro-electro-mechanical system (SOI-MEMS) devices using through-wafer vias and anodic bonding technologies. Through-wafer vias are embedded inside the SOI wafers, and are realized using laser drilling and electroplating. These vias provide electrical signal paths to the MEMS device, while isolating MEMS devices from the outer environment. A high-strength hermetic sealing is then achieved after anodic bonding of the through-wafer-vias-embedded SOI w...
This paper will present wafer level packaging approaches and results for MEMS encapsulation and inte...
This paper reports a novel and inherently simple fabrication process, so-called advanced MEMS (aMEMS...
Technologies for 3D-Wafer Level Packing (WLP) of Micro electro Mechanical Systems (MEMS) are describ...
[[abstract]]This study presents a novel system architecture to implement silicon-on-glass (SOG) MEMS...
We have developed a novel (silicon-on-insulator (SOI), microelectromechanical systems (MEMS)) SOI-ME...
A wafer-level packaging method for SOI-MEMS structures that are desired to be encapsulated in a herm...
IEEEThis paper introduces a novel, inherently simple, and all-silicon wafer-level fabrication and he...
This paper presents a novel, inherently simple and low-cost fabrication and hermetic packaging metho...
This paper presents a novel and inherently simple all-silicon fabrication and hermetic packaging met...
In this paper, a three-dimensional (3-D) wafer-level hermetioal packaging solution for micro-electro...
This paper presents the fabrication steps of a MEMS package based on silicon interposer wafers with ...
This paper presents the fabrication steps of a MEMS package based on silicon interposer wafers with ...
This paper presents the fabrication steps of a MEMS package based on silicon interposer wafers with ...
This paper will present wafer level packaging approaches and results for MEMS encapsulation and inte...
In this paper, development of a wafer-level packaging (WLP) process suitable for RF–MEMS application...
This paper will present wafer level packaging approaches and results for MEMS encapsulation and inte...
This paper reports a novel and inherently simple fabrication process, so-called advanced MEMS (aMEMS...
Technologies for 3D-Wafer Level Packing (WLP) of Micro electro Mechanical Systems (MEMS) are describ...
[[abstract]]This study presents a novel system architecture to implement silicon-on-glass (SOG) MEMS...
We have developed a novel (silicon-on-insulator (SOI), microelectromechanical systems (MEMS)) SOI-ME...
A wafer-level packaging method for SOI-MEMS structures that are desired to be encapsulated in a herm...
IEEEThis paper introduces a novel, inherently simple, and all-silicon wafer-level fabrication and he...
This paper presents a novel, inherently simple and low-cost fabrication and hermetic packaging metho...
This paper presents a novel and inherently simple all-silicon fabrication and hermetic packaging met...
In this paper, a three-dimensional (3-D) wafer-level hermetioal packaging solution for micro-electro...
This paper presents the fabrication steps of a MEMS package based on silicon interposer wafers with ...
This paper presents the fabrication steps of a MEMS package based on silicon interposer wafers with ...
This paper presents the fabrication steps of a MEMS package based on silicon interposer wafers with ...
This paper will present wafer level packaging approaches and results for MEMS encapsulation and inte...
In this paper, development of a wafer-level packaging (WLP) process suitable for RF–MEMS application...
This paper will present wafer level packaging approaches and results for MEMS encapsulation and inte...
This paper reports a novel and inherently simple fabrication process, so-called advanced MEMS (aMEMS...
Technologies for 3D-Wafer Level Packing (WLP) of Micro electro Mechanical Systems (MEMS) are describ...