[[abstract]]© 2005 Japanese Journal of Applied Physics-novel electrically erasable programmable logic device (EEPLD) memory cell with new program and erase operations fabricated by a standard complementary metal-oxide-semiconductor (CMOS) logic process is presented. The cell which consists of two metal-oxide-semiconductor field effect transistor (MOSFET) transistors in series is programmed by select-gate-controlled drain avalanche hot hole injection and erased by channel hot electron injection. The cell exhibits good programming and erasing characteristics along with endurance up to 105 cycles, and 1000h of data retention at 150°C. A new self-converged programming scheme is investigated for multilevel or analog storage. Without a P-well or ...
This paper proposes an embedded ultra low power nonvolatile memory in a standard CMOS logic process....
A 3-transistor non-volatile analog storage cell with 14 bits effective resolution and rail-to-rail b...
The program consistency of high density gate-oxide anti-fuse PROM (programmable read only memory) me...
[[abstract]]A novel EEPROM memory cell with new program and erase operations fabricated by standard ...
[[abstract]]A novel multilevel/analog electrically erasable programmable read only memory (EEPROM) c...
[[abstract]]© 2005 Japanese Journal of Applied Physics-A novel flash memory cell fabricated by stand...
[[abstract]]A multilevel/analog electrically erasable programmable read only memory cell fabricated ...
A new single-poly-EEPROM cell compatible with standard CMOS processes is proposed. A pMOS tunneling ...
A single-poly electrically erasable programmable ROM (EEPROM) cell compatible with standard CMOS pro...
In this paper, a novel single-poly electrically erasable programmable read-only memory (EEPROM) usin...
The present paper illustrates the modelling and simulation of an Electrically Erasable Programmable ...
Nonvolatile memory design is a discipline that employs digital and analog circuit design techniques ...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
[[abstract]]A new p-channel nitride-based one-time programmable (OTP) memory was developed for advan...
A novel structure for a flash EEPROM memory cell is described. The structure employs the first poly ...
This paper proposes an embedded ultra low power nonvolatile memory in a standard CMOS logic process....
A 3-transistor non-volatile analog storage cell with 14 bits effective resolution and rail-to-rail b...
The program consistency of high density gate-oxide anti-fuse PROM (programmable read only memory) me...
[[abstract]]A novel EEPROM memory cell with new program and erase operations fabricated by standard ...
[[abstract]]A novel multilevel/analog electrically erasable programmable read only memory (EEPROM) c...
[[abstract]]© 2005 Japanese Journal of Applied Physics-A novel flash memory cell fabricated by stand...
[[abstract]]A multilevel/analog electrically erasable programmable read only memory cell fabricated ...
A new single-poly-EEPROM cell compatible with standard CMOS processes is proposed. A pMOS tunneling ...
A single-poly electrically erasable programmable ROM (EEPROM) cell compatible with standard CMOS pro...
In this paper, a novel single-poly electrically erasable programmable read-only memory (EEPROM) usin...
The present paper illustrates the modelling and simulation of an Electrically Erasable Programmable ...
Nonvolatile memory design is a discipline that employs digital and analog circuit design techniques ...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
[[abstract]]A new p-channel nitride-based one-time programmable (OTP) memory was developed for advan...
A novel structure for a flash EEPROM memory cell is described. The structure employs the first poly ...
This paper proposes an embedded ultra low power nonvolatile memory in a standard CMOS logic process....
A 3-transistor non-volatile analog storage cell with 14 bits effective resolution and rail-to-rail b...
The program consistency of high density gate-oxide anti-fuse PROM (programmable read only memory) me...