[[abstract]]© 2005 Elsevier-In modeling post-cycling low temperature data retention (LTDR) characteristics of split-gate flash memories, gate stress is used to accelerate the charge gain effect responsible for bit cell current reduction among tail bits. To determine the adequate stress condition, various gate stress voltages are performed to enhance the charge gain effect of the flash memory cells. In addition, by analyzing the leakage mechanism and the data retention behavior of cells under gate stress conditions, reliability tests can be completed in a much shorter period and still provide accurate lifetime prediction for embedded memory products. © 2005 Elsevier Ltd. All rights reserved. ([[department]]電機工程學
We present a novel experimental technique to identify the energy of traps responsible for the stress...
International audienceThe silicon dioxide/silicon nitride/silicon dioxide (ONO) inter-gate dielectri...
Standby current in a Static RAM is a measure of the subthreshold current of the transistors which ma...
[[abstract]]In developing a fast test methodology to predict post-cycling low temperature data reten...
[[abstract]]In developing a fast statistical testing methodology to predict the postcycling low-temp...
[[abstract]]In developing a fast statistical testing methodology to predict the postcycling low-temp...
[[abstract]]In developing a precise model for post-cycling data retention failure rate of split-gate...
[[abstract]]In developing an accurate lifetime-prediction model for postcycling data-retention failu...
[[abstract]]In this paper, the weak erase failure mechanism of a source side injected split gate fla...
In this paper, through the use of a recently proposed statistical model of stress-induced leakage cu...
A new statistical model of stress-induced leakage current (SILC) is implemented and used to predict ...
The electrical characteristics of NAND flash memories with a high-k dielectric layer were simulated ...
In this paper we applied the statistical model for independent defects described in Part I, to exper...
Floating Gate (FG) memories are the most important of nowadays nonvolatile memory technologies. We a...
Low power consumption, virtually zero latency, extremely fast boot-up for OS and applications, fast ...
We present a novel experimental technique to identify the energy of traps responsible for the stress...
International audienceThe silicon dioxide/silicon nitride/silicon dioxide (ONO) inter-gate dielectri...
Standby current in a Static RAM is a measure of the subthreshold current of the transistors which ma...
[[abstract]]In developing a fast test methodology to predict post-cycling low temperature data reten...
[[abstract]]In developing a fast statistical testing methodology to predict the postcycling low-temp...
[[abstract]]In developing a fast statistical testing methodology to predict the postcycling low-temp...
[[abstract]]In developing a precise model for post-cycling data retention failure rate of split-gate...
[[abstract]]In developing an accurate lifetime-prediction model for postcycling data-retention failu...
[[abstract]]In this paper, the weak erase failure mechanism of a source side injected split gate fla...
In this paper, through the use of a recently proposed statistical model of stress-induced leakage cu...
A new statistical model of stress-induced leakage current (SILC) is implemented and used to predict ...
The electrical characteristics of NAND flash memories with a high-k dielectric layer were simulated ...
In this paper we applied the statistical model for independent defects described in Part I, to exper...
Floating Gate (FG) memories are the most important of nowadays nonvolatile memory technologies. We a...
Low power consumption, virtually zero latency, extremely fast boot-up for OS and applications, fast ...
We present a novel experimental technique to identify the energy of traps responsible for the stress...
International audienceThe silicon dioxide/silicon nitride/silicon dioxide (ONO) inter-gate dielectri...
Standby current in a Static RAM is a measure of the subthreshold current of the transistors which ma...