[[abstract]]©2008 ACM-We propose an efficient algorithm to construct a low-power zero-skew gated clock network, given the module locations and activity information. Unlike previous works, we consider masking logic insertion and buffer insertion simultaneously, and guarantee to yield a zero-skew clock tree. Both the logical and physical information of the modules are carefully taken into consideration when determining where masking logic should be inserted. We also account for the power overhead of the control signals so that the total average power consumption of the constructed zero-skew gated clock network can be minimized. To this end, we present a recursive approach to compute the effective switched capacitance of a general gated and bu...
Abstract—Clock tree synthesis plays an important role on the total performance of chip. Gated clock ...
Clock tree synthesis plays an important role on the total performance of chip. Gated clock tree is a...
Clock gating is a power reduction technique that has been used successfully in the custom ASIC domai...
[[abstract]]We propose an efficient algorithm to construct a low-power zero-skew gated clock network...
This paper presents a zero-skew gated clock routing technique for VLSI circuits. The gated clock tre...
Abstract- This paper presents a zero-skew gated clock routing technique for VLSI circuits. The gated...
Clock gating is one of the most effective techniques to reduce clock network power dissipation. Alth...
Traditional clock routing algorithms can be extended to embrace clock gating by merging minimum swit...
Abstract. In VLSI digital circuits, clock network plays an important role on the total performance o...
Abstract—Robust design is a critical concern in ultra-low voltage operation due to large sensitiviti...
Our work concentrates on high-level optimization of the power of clock network, which is a relativel...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
Clock networks account for a significant fraction of the power dissipation of a chip and are critica...
Abstract- This paper describes an automated layout design technique for the gated-clock design. Two ...
Abstract—Clock tree synthesis plays an important role on the total performance of chip. Gated clock ...
Clock tree synthesis plays an important role on the total performance of chip. Gated clock tree is a...
Clock gating is a power reduction technique that has been used successfully in the custom ASIC domai...
[[abstract]]We propose an efficient algorithm to construct a low-power zero-skew gated clock network...
This paper presents a zero-skew gated clock routing technique for VLSI circuits. The gated clock tre...
Abstract- This paper presents a zero-skew gated clock routing technique for VLSI circuits. The gated...
Clock gating is one of the most effective techniques to reduce clock network power dissipation. Alth...
Traditional clock routing algorithms can be extended to embrace clock gating by merging minimum swit...
Abstract. In VLSI digital circuits, clock network plays an important role on the total performance o...
Abstract—Robust design is a critical concern in ultra-low voltage operation due to large sensitiviti...
Our work concentrates on high-level optimization of the power of clock network, which is a relativel...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
Clock networks account for a significant fraction of the power dissipation of a chip and are critica...
Abstract- This paper describes an automated layout design technique for the gated-clock design. Two ...
Abstract—Clock tree synthesis plays an important role on the total performance of chip. Gated clock ...
Clock tree synthesis plays an important role on the total performance of chip. Gated clock tree is a...
Clock gating is a power reduction technique that has been used successfully in the custom ASIC domai...