[[abstract]]© 1997 Institute of Electrical and Electronics Engineers - Highly reliable interleaved memory systems for uniprocessor and multiprocessor computer architectures are presented. The memory systems are divided into groups. Each group consists of several banks and each bank has several modules. The error model is defined at the memory-module level. A module is faulty if any single or multiple faults result in loss of the entire module. Spare modules, as well as spare banks, are included in the systems to enhance reliability and availability. A faulty module is replaced by a spare module within a bank first, and, if the bank has no redundancy remaining for the faulty module, the whole bank will be replaced by a spare bank at the next...
Soft errors are adding another dimension to the present day architecture design space. Different tec...
In this dissertation we address the overhead reduction of fault tolerance (FT) techniques. Due to te...
International audienceScalable shared memory multiprocessors are promising architectures to achieve ...
[[abstract]]A highly reliable interleaved memory system for uniprocessor and multiprocessor computer...
International audienceTechnological advances allow the production of increasingly complex electronic...
This paper presents a comprehensive approach to the smart application of redundancy techniques in mu...
Memory system design is important for providing high reliability and availability. This dissertation...
This research addresses design of a reliable computer from unreliable device technologies. A system ...
A fault tolerance model called Triple Modular Redundancy with Standby (TMRSB) is developed which com...
There has been a rising demand for well-organized and reliable digital storage as well as transmissi...
Software Implementation of Multi-Processor Fault Tolerance for Real-Time processing is addressed in ...
A system is described for sharing a memory in a fault-tolerant computer. The memory is under the dir...
Most commercially produced integrated circuits are incapable of tolerating manufacturing defects. T...
Fault-tolerant computing began between 1965 and 1970, probably with the highly reliable ...
This thesis focuses on the issue of reliability and fault tolerance in Distributed Shared Memory Mul...
Soft errors are adding another dimension to the present day architecture design space. Different tec...
In this dissertation we address the overhead reduction of fault tolerance (FT) techniques. Due to te...
International audienceScalable shared memory multiprocessors are promising architectures to achieve ...
[[abstract]]A highly reliable interleaved memory system for uniprocessor and multiprocessor computer...
International audienceTechnological advances allow the production of increasingly complex electronic...
This paper presents a comprehensive approach to the smart application of redundancy techniques in mu...
Memory system design is important for providing high reliability and availability. This dissertation...
This research addresses design of a reliable computer from unreliable device technologies. A system ...
A fault tolerance model called Triple Modular Redundancy with Standby (TMRSB) is developed which com...
There has been a rising demand for well-organized and reliable digital storage as well as transmissi...
Software Implementation of Multi-Processor Fault Tolerance for Real-Time processing is addressed in ...
A system is described for sharing a memory in a fault-tolerant computer. The memory is under the dir...
Most commercially produced integrated circuits are incapable of tolerating manufacturing defects. T...
Fault-tolerant computing began between 1965 and 1970, probably with the highly reliable ...
This thesis focuses on the issue of reliability and fault tolerance in Distributed Shared Memory Mul...
Soft errors are adding another dimension to the present day architecture design space. Different tec...
In this dissertation we address the overhead reduction of fault tolerance (FT) techniques. Due to te...
International audienceScalable shared memory multiprocessors are promising architectures to achieve ...