[[abstract]]© 1996 Institute of Electrical and Electronics Engineers - We are developing a free-space digital optics (FSDO) system using hybrid CMOS/SEED technology to demonstrate 2-D parallel pipelining of digital computing and interconnection operations. This system optically moves 2-D arrays (frames) of digital data between chips containing mesh-connected smart pixel arrays (SPAs). The smart pixels perform electronic digital operations on the incoming data frames and/or data frames stored within the pixels. The chip design is flexible in that it can provide conversions between 1-D electrical and 2-D optical data formats, data frames manipulation and computations, optical 2-D parallel transfer of data frames and serial-parallel conversion...
Abstract—This paper describes a CMOS smart-pixel array for applications in microchip size imaging se...
A high-speed analog VLSI image acquisition and low-level image processing system are presented. The ...
From a system level perspective, this paper presents a 128 × 128 flexible and reconfigurable Focal-P...
[[abstract]]We describe the chip design and system implementation of an optoelectronic parallel pipe...
[[abstract]]We present the architecture and optical design for a smart pixel optoelectronic system t...
This paper describes the VLSI design, layout, and testing of a Hybrid-SEED smart pixel array for a f...
A smart-pixel array is a two-dimensional array of optoelectronic devices that combine optical inputs...
This paper presents novel high speed vision chips based on multiple levels of parallel processors. T...
Abstract- In multiprocessing, increased demands for interconnection bandwidth and scalability have f...
Hybrid VLSI-optoelectronics, also called smart-pixel technology, exploits the respective strengths o...
The purpose of this paper is to review the recent progress in the developing smart pixel technologie...
During the past decades fast progress in CMOS fabrication technology has driven the miniaturization ...
[[abstract]]We demonstrate a 2D parallel pipelined system using smart pixel array cellular logic (SP...
The architecture, smart pixel array chip design, and optical design of an intelligent free-space dig...
This paper describes a CMOS smart-pixel array for applications in microchip size imaging sensor wit...
Abstract—This paper describes a CMOS smart-pixel array for applications in microchip size imaging se...
A high-speed analog VLSI image acquisition and low-level image processing system are presented. The ...
From a system level perspective, this paper presents a 128 × 128 flexible and reconfigurable Focal-P...
[[abstract]]We describe the chip design and system implementation of an optoelectronic parallel pipe...
[[abstract]]We present the architecture and optical design for a smart pixel optoelectronic system t...
This paper describes the VLSI design, layout, and testing of a Hybrid-SEED smart pixel array for a f...
A smart-pixel array is a two-dimensional array of optoelectronic devices that combine optical inputs...
This paper presents novel high speed vision chips based on multiple levels of parallel processors. T...
Abstract- In multiprocessing, increased demands for interconnection bandwidth and scalability have f...
Hybrid VLSI-optoelectronics, also called smart-pixel technology, exploits the respective strengths o...
The purpose of this paper is to review the recent progress in the developing smart pixel technologie...
During the past decades fast progress in CMOS fabrication technology has driven the miniaturization ...
[[abstract]]We demonstrate a 2D parallel pipelined system using smart pixel array cellular logic (SP...
The architecture, smart pixel array chip design, and optical design of an intelligent free-space dig...
This paper describes a CMOS smart-pixel array for applications in microchip size imaging sensor wit...
Abstract—This paper describes a CMOS smart-pixel array for applications in microchip size imaging se...
A high-speed analog VLSI image acquisition and low-level image processing system are presented. The ...
From a system level perspective, this paper presents a 128 × 128 flexible and reconfigurable Focal-P...