[[abstract]]© 1996 Institute of Electrical and Electronics Engineers - This paper presents a new systolic architecture that can be used to realize the full-search vector quantization (VQ) encoder for high-speed applications. The architecture possesses the features of regularity and modularity, and is thus very suitable for VLSI implementation. For a codebook of size N and dimension k, the VQ encoder has an area complexity of O(N), a time complexity of O(k), and I/O bandwidth of O(k). It reaches a compromise between the hardware cost and speed performance as compared to existing systolic/regular VQ encoders. At the current state of VLSI technology, the proposed system can easily be realized in a single chip for most practical applications. I...
[[abstract]]A novel hardware architecture for memetic vector quantizer (VQ) design is presented in t...
In this thesis, Computational$\sp*$RAM (C$\sp*$RAM) implementations of Vector Quantization for image...
In this paper a new VLSI architecture, called ALPHA-B, for the motion estimation full-search algorit...
[[abstract]]© 1996 Institute of Electrical and Electronics Engineers - This paper presents a new sys...
[[abstract]]© 1995 International Society for Optical Engineering - This paper presents a new systoli...
We propose an VLSI architecture for VQ problems such as real-time image coding. The encoding process...
Vector Quantization (VQ) has become feasible to be used in real-time applications by employing VLSI ...
Vector Quantization has emerged as an efficient data compression tool for compressing speech and ima...
A bit-level systolic array system for performing a binary tree vector quantization (VQ) codebook sea...
[[abstract]]This paper presents a novel algorithm for field programmable gate array (FPGA) realizati...
We describe a pipelined systolic architecture for implementing predictive Tree-Searched Vector Quant...
In this dissertation we propose systolic architectures for several classes of signal processing comp...
The VLSI design and implementation of a Tree Searched Vector Quantizer is presented. The number of p...
Abstract. Current and future requirements for adaptive real-time image compression challenge even th...
[[abstract]]This paper presents an integrated systolic array design for implementing full-search blo...
[[abstract]]A novel hardware architecture for memetic vector quantizer (VQ) design is presented in t...
In this thesis, Computational$\sp*$RAM (C$\sp*$RAM) implementations of Vector Quantization for image...
In this paper a new VLSI architecture, called ALPHA-B, for the motion estimation full-search algorit...
[[abstract]]© 1996 Institute of Electrical and Electronics Engineers - This paper presents a new sys...
[[abstract]]© 1995 International Society for Optical Engineering - This paper presents a new systoli...
We propose an VLSI architecture for VQ problems such as real-time image coding. The encoding process...
Vector Quantization (VQ) has become feasible to be used in real-time applications by employing VLSI ...
Vector Quantization has emerged as an efficient data compression tool for compressing speech and ima...
A bit-level systolic array system for performing a binary tree vector quantization (VQ) codebook sea...
[[abstract]]This paper presents a novel algorithm for field programmable gate array (FPGA) realizati...
We describe a pipelined systolic architecture for implementing predictive Tree-Searched Vector Quant...
In this dissertation we propose systolic architectures for several classes of signal processing comp...
The VLSI design and implementation of a Tree Searched Vector Quantizer is presented. The number of p...
Abstract. Current and future requirements for adaptive real-time image compression challenge even th...
[[abstract]]This paper presents an integrated systolic array design for implementing full-search blo...
[[abstract]]A novel hardware architecture for memetic vector quantizer (VQ) design is presented in t...
In this thesis, Computational$\sp*$RAM (C$\sp*$RAM) implementations of Vector Quantization for image...
In this paper a new VLSI architecture, called ALPHA-B, for the motion estimation full-search algorit...