[[abstract]]©2008 IEEE-In this paper we discuss optimizing the interconnect power of designs implemented in FPGA platforms. In particular, we reduce the glitch power on interconnects associated with the output of functional units in a design. The idea is to activate unused flip-flops to block the propagation of glitches, which takes advantage of the abundant flip-flops in modern FPGA structures. Since the activation of additional flip-flops may cause data hazard problems, we develop several effective behavioral synthesis techniques to prevent such data hazards. We also study the optimality of our techniques. The experimental results show that on average, our methods lead to a 28% reduction in dynamic power in the Xilinx Virtex-II platform.[...
Abstract—We propose new hardware and software techniques for FPGA functional debug that leverage the...
In this study, the authors present a design optimisation case study of D-type flip-flop timing chara...
Abstract: Redundancy based hardening techniques are applied at the pre-synthesis or synthesis level....
Abstract—This paper presents a don’t-care-based synthesis technique for reducing glitch power in FPG...
This paper presents different techniques for reducing glitch power in digital circuits. The aim of t...
This thesis presents two contributions to the FPGA CAD domain. First, a study of glitch power in a ...
Field Programmable Gate Arrays (FPGAs) are becoming an ever more prominent platform for the implemen...
This paper describes a technique that reduces dynamic power in FPGAs by reducing the number of glitc...
nique for reducing power in field-programmable gate arrays (FPGAs) by eliminating unnecessary logic ...
This paper presents a technique for glitch power minimization in combinational circuits. The total n...
A field-programmable gate array (FPGA) is an integrated circuit (IC) which can be configured to impl...
This paper presents a technique for glitch power minimization in combinational circuits. The total n...
127 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.With the advent of deep submi...
While technology scaling has presented many new and exciting opportunities, new design challenges ha...
Abstract—We propose an implementation of an asynchronous arbiter for Field Programmable Gate Array (...
Abstract—We propose new hardware and software techniques for FPGA functional debug that leverage the...
In this study, the authors present a design optimisation case study of D-type flip-flop timing chara...
Abstract: Redundancy based hardening techniques are applied at the pre-synthesis or synthesis level....
Abstract—This paper presents a don’t-care-based synthesis technique for reducing glitch power in FPG...
This paper presents different techniques for reducing glitch power in digital circuits. The aim of t...
This thesis presents two contributions to the FPGA CAD domain. First, a study of glitch power in a ...
Field Programmable Gate Arrays (FPGAs) are becoming an ever more prominent platform for the implemen...
This paper describes a technique that reduces dynamic power in FPGAs by reducing the number of glitc...
nique for reducing power in field-programmable gate arrays (FPGAs) by eliminating unnecessary logic ...
This paper presents a technique for glitch power minimization in combinational circuits. The total n...
A field-programmable gate array (FPGA) is an integrated circuit (IC) which can be configured to impl...
This paper presents a technique for glitch power minimization in combinational circuits. The total n...
127 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.With the advent of deep submi...
While technology scaling has presented many new and exciting opportunities, new design challenges ha...
Abstract—We propose an implementation of an asynchronous arbiter for Field Programmable Gate Array (...
Abstract—We propose new hardware and software techniques for FPGA functional debug that leverage the...
In this study, the authors present a design optimisation case study of D-type flip-flop timing chara...
Abstract: Redundancy based hardening techniques are applied at the pre-synthesis or synthesis level....