[[abstract]]©2009 IEEE-Engineering change (EC) is the process of modifying a VLSI design implementation to eliminate design errors, to add new specifications, or to correct design constraint violations. Usually, an EC problem is resolved by using spare cells that have been inserted into unused spaces on a chip. In this paper, we describe an iterative method to determine feasible mapping solutions for an EC problem considering spare cells whose inputs can be connected to Vdd or Gnd . Setting some of the cell inputs to fixed values is referred to as constant insertion. Constant insertion can increase cells' functional flexibility. Our experimental results suggest that constant insertion reduces the area required to find a feasible mappin...
Engineering Change Order (ECO) is a process to handle logic changes in circuit design. In deep sub-m...
A technology dependent power optimization technique is proposed which formulates the problem of hot ...
As VLSI technologies are continuously evolving sub-10nm, design of the routable and manufacturable l...
[[abstract]]In the VLSI design process, a design implementation often needs to be corrected because ...
[[abstract]]©2009 SASIMI-In current industrial design methodologies, designers often take advantage ...
We propose a practical approach to the cell replacement problem for resolving the pin inaccessibilit...
141 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.One method in solving the VLS...
This paper proposes a localize circuit transformation algorithm to further optimize the post-placeme...
In the deep sub-micron ICs, growing amounts of on-die memory and scaling effects make embedded memor...
Abstract — This paper suggests a methodology to decrease the power of a static CMOS standard cell de...
122 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2007.In Chapter 2, we present an o...
In a typical design ow, the design may be altered slightly several times after the initial design c...
textThe nature of multiple objectives and incremental design process for modern VLSI design closure...
The logic scaling following Moores law has reached a level where System on Chips (SoCs) commonly con...
This paper presents a new timing driven approach for cell replication tailored to the practical need...
Engineering Change Order (ECO) is a process to handle logic changes in circuit design. In deep sub-m...
A technology dependent power optimization technique is proposed which formulates the problem of hot ...
As VLSI technologies are continuously evolving sub-10nm, design of the routable and manufacturable l...
[[abstract]]In the VLSI design process, a design implementation often needs to be corrected because ...
[[abstract]]©2009 SASIMI-In current industrial design methodologies, designers often take advantage ...
We propose a practical approach to the cell replacement problem for resolving the pin inaccessibilit...
141 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.One method in solving the VLS...
This paper proposes a localize circuit transformation algorithm to further optimize the post-placeme...
In the deep sub-micron ICs, growing amounts of on-die memory and scaling effects make embedded memor...
Abstract — This paper suggests a methodology to decrease the power of a static CMOS standard cell de...
122 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2007.In Chapter 2, we present an o...
In a typical design ow, the design may be altered slightly several times after the initial design c...
textThe nature of multiple objectives and incremental design process for modern VLSI design closure...
The logic scaling following Moores law has reached a level where System on Chips (SoCs) commonly con...
This paper presents a new timing driven approach for cell replication tailored to the practical need...
Engineering Change Order (ECO) is a process to handle logic changes in circuit design. In deep sub-m...
A technology dependent power optimization technique is proposed which formulates the problem of hot ...
As VLSI technologies are continuously evolving sub-10nm, design of the routable and manufacturable l...