[[abstract]]©2008 IEEE-A wide-range, low-power delay-locked loop based (DLL-based) frequency multiplier with the PMOS active load and adaptive body biasing (ABB) circuit is proposed. Adding the PMOS active load in the delay cells has the inductive-peaking effect to increase the operation frequency range. With the clocked-power ABB current mode logic (CML) exclusive-OR (XOR) circuit, the frequency multiplier can achieve power saving to 54.9% compared with convention CML XOR circuits. This is achieved by reducing the supply voltage to 1 V and dc-level of the differential inputs, while maintaining the original swing of differential outputs. The frequency multiplier can generate N times of frequency of the input clock when the number of delay c...
In wireless transceivers, frequency generation is main issue of signal transmission. Therefore, freq...
[[abstract]]In this paper, a multi-band delay-locked loop with fast-locked and jitter-bounded featur...
This master’s thesis project report deals with the design of multiplier for the reference signal to ...
[[abstract]]In this paper, a fast-locking delay-locked loop (DLL)-based frequency multiplier for wid...
Abstract—This paper describes a fully differential DLL-based frequency multiplier using a noise-reje...
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is pro...
Abstract—This paper shows the chip level implementation of an all digital low power DLL (Delay Locke...
This paper presents a new programmable delay-locked loop based frequency multiplier with a period er...
A low-power and high-speed frequency multiplier for a DPLL-based clock generator is proposed to prod...
118 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2001.Delay-locked loop (DLL)-based...
Delay locked loop is a critical building block of high speed synchronous circuits. An improved archi...
Generally phase lock loops (PLLs) are utilized in the implementation of the conventional clock gener...
DoctorIn this thesis, a 40-to-700MHz locking multi-phase DLL, an analysis and design methodology of ...
Delay locked loop is a critical building block of high speed synchronous circuits. An improved archi...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
In wireless transceivers, frequency generation is main issue of signal transmission. Therefore, freq...
[[abstract]]In this paper, a multi-band delay-locked loop with fast-locked and jitter-bounded featur...
This master’s thesis project report deals with the design of multiplier for the reference signal to ...
[[abstract]]In this paper, a fast-locking delay-locked loop (DLL)-based frequency multiplier for wid...
Abstract—This paper describes a fully differential DLL-based frequency multiplier using a noise-reje...
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is pro...
Abstract—This paper shows the chip level implementation of an all digital low power DLL (Delay Locke...
This paper presents a new programmable delay-locked loop based frequency multiplier with a period er...
A low-power and high-speed frequency multiplier for a DPLL-based clock generator is proposed to prod...
118 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2001.Delay-locked loop (DLL)-based...
Delay locked loop is a critical building block of high speed synchronous circuits. An improved archi...
Generally phase lock loops (PLLs) are utilized in the implementation of the conventional clock gener...
DoctorIn this thesis, a 40-to-700MHz locking multi-phase DLL, an analysis and design methodology of ...
Delay locked loop is a critical building block of high speed synchronous circuits. An improved archi...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
In wireless transceivers, frequency generation is main issue of signal transmission. Therefore, freq...
[[abstract]]In this paper, a multi-band delay-locked loop with fast-locked and jitter-bounded featur...
This master’s thesis project report deals with the design of multiplier for the reference signal to ...