[[abstract]]In the VLSI design process, a design implementation often needs to be corrected because of new specifications or design constraint violations. This correction process is referred to as engineering change (EC). Usually, an EC problem is resolved by using spare cells, which have been inserted into the unused spaces of a chip. In this paper, we propose an iterative method to generate feasible mapping solutions for an EC problem considering spare cells whose inputs may be tied to Vdd or Gnd, called constant insertion. Applying constant insertion can increase a cell's flexibility in aspect of functionalities, so far-away spare cells need not be used just for some specific functionality. Our experimental results show that the area in ...
This paper proposes a localize circuit transformation algorithm to further optimize the post-placeme...
[[abstract]]Much research effort has been invested in automatic synthesis of leaf cell layout for CM...
122 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2007.In Chapter 2, we present an o...
[[abstract]]©2009 IEEE-Engineering change (EC) is the process of modifying a VLSI design implementat...
[[abstract]]©2009 SASIMI-In current industrial design methodologies, designers often take advantage ...
The layout strategies of standard cells with regularly-placed contacts and gates are studied. The re...
In a typical design ow, the design may be altered slightly several times after the initial design c...
textThe nature of multiple objectives and incremental design process for modern VLSI design closure...
The logic scaling following Moores law has reached a level where System on Chips (SoCs) commonly con...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
In the deep sub-micron ICs, growing amounts of on-die memory and scaling effects make embedded memor...
Abstract|The conventional technology mapping method is selecting cells from a limited standard libra...
141 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.One method in solving the VLS...
The VLSI circuit partitioning problem with any given objective like mincut is inherently a constrain...
[[abstract]]We propose a cell placement method for row-based integrated circuit layout. The proposed...
This paper proposes a localize circuit transformation algorithm to further optimize the post-placeme...
[[abstract]]Much research effort has been invested in automatic synthesis of leaf cell layout for CM...
122 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2007.In Chapter 2, we present an o...
[[abstract]]©2009 IEEE-Engineering change (EC) is the process of modifying a VLSI design implementat...
[[abstract]]©2009 SASIMI-In current industrial design methodologies, designers often take advantage ...
The layout strategies of standard cells with regularly-placed contacts and gates are studied. The re...
In a typical design ow, the design may be altered slightly several times after the initial design c...
textThe nature of multiple objectives and incremental design process for modern VLSI design closure...
The logic scaling following Moores law has reached a level where System on Chips (SoCs) commonly con...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
In the deep sub-micron ICs, growing amounts of on-die memory and scaling effects make embedded memor...
Abstract|The conventional technology mapping method is selecting cells from a limited standard libra...
141 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.One method in solving the VLS...
The VLSI circuit partitioning problem with any given objective like mincut is inherently a constrain...
[[abstract]]We propose a cell placement method for row-based integrated circuit layout. The proposed...
This paper proposes a localize circuit transformation algorithm to further optimize the post-placeme...
[[abstract]]Much research effort has been invested in automatic synthesis of leaf cell layout for CM...
122 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2007.In Chapter 2, we present an o...