[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Transistor Network (DSTN) was proposed to reduce the sleep transistor area by connecting all the virtual ground lines together to minimize the Maximum Instantaneous Current (MIC) through sleep transistors. In this paper, we propose methodologies for determining the size of sleep transistors of the DSTN structure considering charge-balancing effect. We also introduce a new relationship among MIC, IR drops and sleep transistor networks from a temporal viewpoint and improve the sizing results. Our methods achieve significant better results than previous works.[[fileno]]2030219030038[[department]]資訊工程學
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
Clustered sleep transistor insertion is an effective leakage power reduction technique that is well-...
Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's compo...
[[abstract]]One of the effective techniques to reduce leakage power is power gating. Previously, a D...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...
[[abstract]]Power gating is one of the most effective ways to reduce leakage power. In this paper, w...
Power gating is one of the most effective ways to reduce leakage power. In this paper, we introduce ...
Abstract—Power gating is an effective way to reduce leakage power. This technique uses high Vth tran...
The use of sleep transistors as power-gating elements to cut-off sub-threshold leakage stand-by curr...
[[abstract]]©2008 IEEE-Leakage power has become a major concern in mobile device and power gating is...
Leakage power reduction in nano-CMOS designs has gained tremendous interest both in academia and ind...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
[[abstract]]©2009 IEEE-During the power mode transition, simultaneously turning on sleep transistors...
This paper concentrates on the various power reduction techniques for clustered sleep transistors an...
Optimum power gating sleep transistor design and implementation are critical to a successful low-pow...
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
Clustered sleep transistor insertion is an effective leakage power reduction technique that is well-...
Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's compo...
[[abstract]]One of the effective techniques to reduce leakage power is power gating. Previously, a D...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...
[[abstract]]Power gating is one of the most effective ways to reduce leakage power. In this paper, w...
Power gating is one of the most effective ways to reduce leakage power. In this paper, we introduce ...
Abstract—Power gating is an effective way to reduce leakage power. This technique uses high Vth tran...
The use of sleep transistors as power-gating elements to cut-off sub-threshold leakage stand-by curr...
[[abstract]]©2008 IEEE-Leakage power has become a major concern in mobile device and power gating is...
Leakage power reduction in nano-CMOS designs has gained tremendous interest both in academia and ind...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
[[abstract]]©2009 IEEE-During the power mode transition, simultaneously turning on sleep transistors...
This paper concentrates on the various power reduction techniques for clustered sleep transistors an...
Optimum power gating sleep transistor design and implementation are critical to a successful low-pow...
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
Clustered sleep transistor insertion is an effective leakage power reduction technique that is well-...
Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's compo...