[[abstract]]Several factors such as process variation, noises, and delay defects can degrade the reliabilities of a circuit. Traditional methods add a pessimistic timing margin to resolve delay variation problems. In this paper, instead of sacrificing the performance, we propose a re-synthesis technique which adds redundant logics to protect the performance. Because nodes in the critical paths have zero slacks and are vulnerable to delay variation, we formulate the problem of tolerating delay variation to be the problem of increasing the slacks of nodes. Our re-synthesis technique can increase the slacks of all nodes or wires to be larger than a pre-determined value. Our experimental results show that additional area penalty is around 21% f...
The design of clock distribution networks in synchronous digital systems presents enormous challenge...
The operating clock frequency is determined by the longest signal propagation delay, setup/hold time...
The design scale of Integrated Circuits (ICs) is increasing exponentially according to Moore's law, ...
[[abstract]]Factors of delay variation, such as process variation and noise effects, may cause a man...
[[abstract]]Delay variation factors are often statistic in nature. Here, we review and compare three...
Abstract — Increasingly prominent variational effects impose imminent threat to the progress of VLSI...
This project proposes to substitute the Clock of a circuit for a Ring Oscillator. This Ring Oscillat...
A shift is proposed in the design of VLSI circuits. In conventional design, higher levels of synthes...
In this paper, we consider the problems of identification of delay-fault-sensitive components in a p...
In this paper, a simple topology to reduce delay variations in domino logic gates is discussed. Acco...
This thesis concerns the problem of timing verification and synthesis of circuits for robust delay f...
© 2017 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
2011-09-14As VLSI technology node scales to nano-scale, dramatic improvements in most attributes of ...
As the feature size of transistors becomes smaller, delay variations become a serious problem in VLS...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...
The design of clock distribution networks in synchronous digital systems presents enormous challenge...
The operating clock frequency is determined by the longest signal propagation delay, setup/hold time...
The design scale of Integrated Circuits (ICs) is increasing exponentially according to Moore's law, ...
[[abstract]]Factors of delay variation, such as process variation and noise effects, may cause a man...
[[abstract]]Delay variation factors are often statistic in nature. Here, we review and compare three...
Abstract — Increasingly prominent variational effects impose imminent threat to the progress of VLSI...
This project proposes to substitute the Clock of a circuit for a Ring Oscillator. This Ring Oscillat...
A shift is proposed in the design of VLSI circuits. In conventional design, higher levels of synthes...
In this paper, we consider the problems of identification of delay-fault-sensitive components in a p...
In this paper, a simple topology to reduce delay variations in domino logic gates is discussed. Acco...
This thesis concerns the problem of timing verification and synthesis of circuits for robust delay f...
© 2017 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
2011-09-14As VLSI technology node scales to nano-scale, dramatic improvements in most attributes of ...
As the feature size of transistors becomes smaller, delay variations become a serious problem in VLS...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...
The design of clock distribution networks in synchronous digital systems presents enormous challenge...
The operating clock frequency is determined by the longest signal propagation delay, setup/hold time...
The design scale of Integrated Circuits (ICs) is increasing exponentially according to Moore's law, ...