[[abstract]]The authors propose an efficient and effective algorithm for system partitioning under timing and capacity constraints. They consider the problem of assigning functional blocks into slots on multi-chip modules in high-level design to have fast feedback on the impact of high-level design decisions. A clustering step is used to ensure timing correctness, followed by packing and the K&L algorithm to satisfy capacity constraints while minimizing net crossings. The method is unique in that net crossings are minimized, while satisfying timing and capacity constraints. Test results showed that the method eliminated timing violations and obtained a comparable number of net crossings to that of the algorithm proposed by C.M. Fiduccia and...
The Kernighan/Lin graph partitioning heuristic, also known as min-cut or group migration, has been e...
We present a novel genetic algorithm-based partitioning scheme for multichip modules (MCM's) which i...
The partitioning of complex processor models on the gate and register-transfer level for parallel fu...
[[abstract]]Efficient and effective algorithms for multichip module (MCM) system partitioning under ...
[[abstract]]We propose a new method called Constraints Decoupling to solve MCM system partitioning p...
[[abstract]]This paper presents a new performance-driven partitioning method for multi-FPGA designs....
This paper considers several different algorithms that reduce the required number of buses for multi...
In this paper, a new two-level bipartitioning algorithm TLP, combining a hybrid clustering technique...
This paper presents a new performance-driven partitioning method for multi-FPGA designs. The propose...
Partitioning can speed up overlong VLSI design processes by enabling process parallelization. To ach...
The tutorial introduces the partitioning with applications to VLSI circuit designs. The problem form...
In this new technology era, circuit partitioning is a fundamental problem in very large-scale integr...
Move-based iterative improvement partitioning methods such as the Fiduccia-Mattheyses (FM) algorithm...
In this paper, we present an algorithm for circuit partitioning with complex resource constraints in...
In this paper, we study the performance driven multiway circuit partitioning problem with considerat...
The Kernighan/Lin graph partitioning heuristic, also known as min-cut or group migration, has been e...
We present a novel genetic algorithm-based partitioning scheme for multichip modules (MCM's) which i...
The partitioning of complex processor models on the gate and register-transfer level for parallel fu...
[[abstract]]Efficient and effective algorithms for multichip module (MCM) system partitioning under ...
[[abstract]]We propose a new method called Constraints Decoupling to solve MCM system partitioning p...
[[abstract]]This paper presents a new performance-driven partitioning method for multi-FPGA designs....
This paper considers several different algorithms that reduce the required number of buses for multi...
In this paper, a new two-level bipartitioning algorithm TLP, combining a hybrid clustering technique...
This paper presents a new performance-driven partitioning method for multi-FPGA designs. The propose...
Partitioning can speed up overlong VLSI design processes by enabling process parallelization. To ach...
The tutorial introduces the partitioning with applications to VLSI circuit designs. The problem form...
In this new technology era, circuit partitioning is a fundamental problem in very large-scale integr...
Move-based iterative improvement partitioning methods such as the Fiduccia-Mattheyses (FM) algorithm...
In this paper, we present an algorithm for circuit partitioning with complex resource constraints in...
In this paper, we study the performance driven multiway circuit partitioning problem with considerat...
The Kernighan/Lin graph partitioning heuristic, also known as min-cut or group migration, has been e...
We present a novel genetic algorithm-based partitioning scheme for multichip modules (MCM's) which i...
The partitioning of complex processor models on the gate and register-transfer level for parallel fu...