[[abstract]]We propose a maximum crosstalk minimization algorithm taking logic synthesis into consideration for PLA structure. To minimize the crosstalk, technique of permuting wire is used which includes the following steps. First, product lines are partitioned into long set and short set, and then product lines in long set and short set are interleaved. By interleaving algorithm, an upper bound on the maximum coupling capacitance of the product lines can be derived. Then, we take advantage of crosstalk immunity of product lines in long set to further reduce the maximum crosstalk effect of the PLA. Finally, synthesis techniques such as local transformation and global transformation are taken into consideration to search for a better result...
Abstract A regular circuit structure called a Whirlpool PLA (WPLA) is proposed. It is suitable for ...
[[abstract]]A new design to reduce the overhead required for a fully testable PLA is proposed. This ...
Using a control variable, the functionality of Polymorphic circuits can be modified, making them ada...
[[abstract]]We propose a maximum crosstalk minimization algorithm taking logic synthesis into consid...
[[abstract]]The dynamic programmable logic array (PLA) style has become popular in designing high-pe...
Abstract: Crosstalk appears in different electronics and electrical ckts. and chip design. The reaso...
As VLSI integration size and chip complexity keep increasing, logic design is becoming more complex ...
In this paper, we present a new logic synthesis method for PLA with 2-input logic elements. A PLA wi...
205 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.Turn-around time is becoming ...
[[abstract]]The authors present an approach that combines logic minimization and folding for a progr...
321 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1983.The switching function minimi...
In this paper, a new logic synthesis method for an AND-XOR-OR type sense-amplifying PLA is proposed....
Capacitive crosstalk noise can affect the delay of a switching signal or induce a glitch on a static...
This paper presents some results of PLA area optimizing by means of its column and row folding. A m...
We describe two techniques for the minimization of the area of a Programmable Logic Array (PLA). Bas...
Abstract A regular circuit structure called a Whirlpool PLA (WPLA) is proposed. It is suitable for ...
[[abstract]]A new design to reduce the overhead required for a fully testable PLA is proposed. This ...
Using a control variable, the functionality of Polymorphic circuits can be modified, making them ada...
[[abstract]]We propose a maximum crosstalk minimization algorithm taking logic synthesis into consid...
[[abstract]]The dynamic programmable logic array (PLA) style has become popular in designing high-pe...
Abstract: Crosstalk appears in different electronics and electrical ckts. and chip design. The reaso...
As VLSI integration size and chip complexity keep increasing, logic design is becoming more complex ...
In this paper, we present a new logic synthesis method for PLA with 2-input logic elements. A PLA wi...
205 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.Turn-around time is becoming ...
[[abstract]]The authors present an approach that combines logic minimization and folding for a progr...
321 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1983.The switching function minimi...
In this paper, a new logic synthesis method for an AND-XOR-OR type sense-amplifying PLA is proposed....
Capacitive crosstalk noise can affect the delay of a switching signal or induce a glitch on a static...
This paper presents some results of PLA area optimizing by means of its column and row folding. A m...
We describe two techniques for the minimization of the area of a Programmable Logic Array (PLA). Bas...
Abstract A regular circuit structure called a Whirlpool PLA (WPLA) is proposed. It is suitable for ...
[[abstract]]A new design to reduce the overhead required for a fully testable PLA is proposed. This ...
Using a control variable, the functionality of Polymorphic circuits can be modified, making them ada...