[[abstract]]Power consumption has gained much saliency in circuit design recently. One design problem is modelled as "Under a timing constraint, to minimize power as much as possible". Previous research regarding this problem focused on either minimizing dynamic power by gate sizing, or reducing leakage power by dual threshold voltage assignment on non-critical path. However, given a timing constraint, an optimization algorithm must be able to utilize gate sizing and threshold-voltage assignment interchangeably, in order to minimize total power consumption including dynamic and leakage power in active mode and leakage power in idle mode. We find that switching-activity of a gate plays an important role in making decision as to choosing gate...
\u3cp\u3ePower gating (PG) has emerged as an effective technique to reduce standby leakage power in ...
The need for low power dissipation in portable computing and wireless communication systems is makin...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Power consumption has gained much saliency in cir-cuit design recently. One design problem is modell...
We describe an optimization strategy for minimizing total power consumption using dual threshold vol...
We develop an approach to minimize total power in a dual-Vdd and dual-Vth design. The algorithm runs...
[[abstract]]We study the reduction of static power consumption by dual threshold voltage assignment....
textIn today's world, it is becoming increasingly important to be able to design high performance in...
[[abstract]]This paper describes methods for reducing power consumption. We propose using gate sizin...
Gate sizing and threshold voltage (Vt) assignment are popular tech-niques for circuit timing and pow...
\u3cp\u3eLeakage power (active and standby) is becoming increasingly dominant part of total power co...
International audienceWe present a gate sizing approach to efficiently utilize gate switching activi...
The continuous scaling down of transistor feature size poses several challenges to integrated circui...
A primary design goal for VLSI systems is to achieve low energy consumption while maintaining high p...
Abstract—Gate sizing and threshold voltage selection is an important step in the VLSI physical desig...
\u3cp\u3ePower gating (PG) has emerged as an effective technique to reduce standby leakage power in ...
The need for low power dissipation in portable computing and wireless communication systems is makin...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Power consumption has gained much saliency in cir-cuit design recently. One design problem is modell...
We describe an optimization strategy for minimizing total power consumption using dual threshold vol...
We develop an approach to minimize total power in a dual-Vdd and dual-Vth design. The algorithm runs...
[[abstract]]We study the reduction of static power consumption by dual threshold voltage assignment....
textIn today's world, it is becoming increasingly important to be able to design high performance in...
[[abstract]]This paper describes methods for reducing power consumption. We propose using gate sizin...
Gate sizing and threshold voltage (Vt) assignment are popular tech-niques for circuit timing and pow...
\u3cp\u3eLeakage power (active and standby) is becoming increasingly dominant part of total power co...
International audienceWe present a gate sizing approach to efficiently utilize gate switching activi...
The continuous scaling down of transistor feature size poses several challenges to integrated circui...
A primary design goal for VLSI systems is to achieve low energy consumption while maintaining high p...
Abstract—Gate sizing and threshold voltage selection is an important step in the VLSI physical desig...
\u3cp\u3ePower gating (PG) has emerged as an effective technique to reduce standby leakage power in ...
The need for low power dissipation in portable computing and wireless communication systems is makin...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...