[[abstract]]In modern sequential VLSI designs, clock tree plays an important role in synchronizing different components in a chip. To reduce peak current and power/ground noises caused by clock network, assigning different signal polarities to clock buffers is proposed in previous work. Although peak current and power/ground noises are minimized by signal polarities assignment, an assignment without timing information may increase the clock skew significantly. As a result, a timing-aware signal polarities assigning technique is necessary. In this paper, we propose a novel signal polarities assigning technique which can not only reduce peak current and power/ground noises simultaneously but also render the clock skew in control. The experime...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
Among the most challenging tasks of advanced-node IC design is power reduction. In the advanced tech...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...
In modern sequential VLSI designs, clock tree plays an important role in synchronizing different com...
[[abstract]]©2009 ACM-In modern sequential VLSI designs, clock tree plays an important role in synch...
Clock trees, which deliver the clock signal to every clock sink in the whole system, switch actively...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...
The presence of large current peaks on the power and ground lines is a serious concern for designers...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
[[abstract]]Clock skew optimization continues to be an important concern in circuit designs. To over...
Although a lot of research efforts have been made in the minimization of the total power consumption...
[[abstract]]Clock skew minimization has been an important design constraint. However, due to the com...
Clock tree synthesis plays an important role on the total performance of chip. Gated clock tree is a...
Abstract—Clock tree synthesis plays an important role on the total performance of chip. Gated clock ...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
Among the most challenging tasks of advanced-node IC design is power reduction. In the advanced tech...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...
In modern sequential VLSI designs, clock tree plays an important role in synchronizing different com...
[[abstract]]©2009 ACM-In modern sequential VLSI designs, clock tree plays an important role in synch...
Clock trees, which deliver the clock signal to every clock sink in the whole system, switch actively...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...
The presence of large current peaks on the power and ground lines is a serious concern for designers...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
[[abstract]]Clock skew optimization continues to be an important concern in circuit designs. To over...
Although a lot of research efforts have been made in the minimization of the total power consumption...
[[abstract]]Clock skew minimization has been an important design constraint. However, due to the com...
Clock tree synthesis plays an important role on the total performance of chip. Gated clock tree is a...
Abstract—Clock tree synthesis plays an important role on the total performance of chip. Gated clock ...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
Among the most challenging tasks of advanced-node IC design is power reduction. In the advanced tech...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...