[[abstract]]We propose an algorithm for gate-delay fault diagnosis. It is based on the inject-and-evaluate paradigm given by Huang (see Proc. of VLSI Test Symposium p.34-39, April 2001), in which the fault site(s) are predicted through a series of injections and evaluations. Unlike the backtrace algorithm that predicts the fault site by tracing the syndrome at a faulty output back into the circuit, this approach mainly relies on the six-valued simulation. In such a forward approach, the accuracy is much higher because all the composite syndromes at all faulty outputs are considered simultaneously. We also analyze the effects of glitches and take them into account in our algorithm. As a result, the proposed approach is robust and applicable ...
This article presents a technique for the extension of delay fault test pattern generation to synchr...
Abstract detection of delay faults is generally reported by showingfault coverage values for commonl...
An accurate delay model has been developed and integrated in a delay-fault test-pattern generator. T...
[[abstract]]We propose an algorithm for gate-delay fault diagnosis. It is based on the inject-and-ev...
[[abstract]]This paper defines a new diagnosis problem for diagnosing delay defects based upon stati...
[[abstract]]The problem of diagnosing delay defects is defined using a statistical timing model. The...
[[abstract]]Diagnosis tools can be used to speed up the process for finding the root causes of funct...
In this paper, we propose a timing-reasoning algorithm to improve the resolution of delay fault diag...
This paper addresses the run-time diagnosis of delay faults in functional units of microprocessors. ...
In this paper, we propose a new methodology for diagnosis of delay defects in the deep sub-micron do...
[[abstract]]Diagnosis tools can be used to speed up the process for finding the root causes of funct...
[[abstract]]In this paper, we propose a new methodology for diagnosis of delay defects in the deep s...
This paper proposes a novel approach for the generation of test patterns suitable for detecting Gate...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
As timing requirements in today’s advanced VLSI designs become more aggressive, the need for automat...
This article presents a technique for the extension of delay fault test pattern generation to synchr...
Abstract detection of delay faults is generally reported by showingfault coverage values for commonl...
An accurate delay model has been developed and integrated in a delay-fault test-pattern generator. T...
[[abstract]]We propose an algorithm for gate-delay fault diagnosis. It is based on the inject-and-ev...
[[abstract]]This paper defines a new diagnosis problem for diagnosing delay defects based upon stati...
[[abstract]]The problem of diagnosing delay defects is defined using a statistical timing model. The...
[[abstract]]Diagnosis tools can be used to speed up the process for finding the root causes of funct...
In this paper, we propose a timing-reasoning algorithm to improve the resolution of delay fault diag...
This paper addresses the run-time diagnosis of delay faults in functional units of microprocessors. ...
In this paper, we propose a new methodology for diagnosis of delay defects in the deep sub-micron do...
[[abstract]]Diagnosis tools can be used to speed up the process for finding the root causes of funct...
[[abstract]]In this paper, we propose a new methodology for diagnosis of delay defects in the deep s...
This paper proposes a novel approach for the generation of test patterns suitable for detecting Gate...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
As timing requirements in today’s advanced VLSI designs become more aggressive, the need for automat...
This article presents a technique for the extension of delay fault test pattern generation to synchr...
Abstract detection of delay faults is generally reported by showingfault coverage values for commonl...
An accurate delay model has been developed and integrated in a delay-fault test-pattern generator. T...