[[abstract]]We address the problem of rectifying an incorrect combinational circuit against a given specification. Based on the symbolic BDD techniques, we consider the rectification process as a sequence of partial corrections. Each partial correction reduces the size of the input vector set producing error responses. Compared with existing approaches, this approach is more general, and able to handle circuits with multiple errors. We also formulate the necessary and sufficient condition of general single-gate correction to achieve better results for some circuits with a single error. To handle larger circuits, we develop a hybrid approach that makes use of the information of structural correspondence between specification and implementati...
[[abstract]]This paper presents a very efficient optimization method suitable for multilevel combina...
Reversible engineering has been one of the thrust areas ensuring that continual process of the innov...
In this paper, we consider a redesign technique applicable to combinational circuits implemented wit...
[[abstract]]We address the problem of rectifying an erroneous combinational circuit. Based on the sy...
thesisFormal verification of arithmetic circuits checks whether or not a gate-level circuit correctl...
In this paper we propose a method for error-correction in IC implementations of Boolean functions. T...
In this papel; we address the problem of correcting a combinational circuit that is an incorrect imp...
Abstract With the increase in the complexity of VLSI circuit design, logic design errors can occur d...
This paper investigates partially redundant logic detection and gate modification coverage in both r...
This paper investigates partially redundant logic detection and gate modification coverage in both r...
[[abstract]]©2008 IEEE-Simplifying a combinational circuit while preserving its range has a variety ...
Most problems in logic synthesis are computationally hard, and are solved using heuristics. This oft...
With the increase in the complexity of VLSI circuit design, logic design errors can occur during syn...
In recent years, soft errors happen in the combinational logic circuits that genuinely impact the ac...
In modern logic circuits, fault-tolerance is increasingly important, since even atomic-scale imperfe...
[[abstract]]This paper presents a very efficient optimization method suitable for multilevel combina...
Reversible engineering has been one of the thrust areas ensuring that continual process of the innov...
In this paper, we consider a redesign technique applicable to combinational circuits implemented wit...
[[abstract]]We address the problem of rectifying an erroneous combinational circuit. Based on the sy...
thesisFormal verification of arithmetic circuits checks whether or not a gate-level circuit correctl...
In this paper we propose a method for error-correction in IC implementations of Boolean functions. T...
In this papel; we address the problem of correcting a combinational circuit that is an incorrect imp...
Abstract With the increase in the complexity of VLSI circuit design, logic design errors can occur d...
This paper investigates partially redundant logic detection and gate modification coverage in both r...
This paper investigates partially redundant logic detection and gate modification coverage in both r...
[[abstract]]©2008 IEEE-Simplifying a combinational circuit while preserving its range has a variety ...
Most problems in logic synthesis are computationally hard, and are solved using heuristics. This oft...
With the increase in the complexity of VLSI circuit design, logic design errors can occur during syn...
In recent years, soft errors happen in the combinational logic circuits that genuinely impact the ac...
In modern logic circuits, fault-tolerance is increasingly important, since even atomic-scale imperfe...
[[abstract]]This paper presents a very efficient optimization method suitable for multilevel combina...
Reversible engineering has been one of the thrust areas ensuring that continual process of the innov...
In this paper, we consider a redesign technique applicable to combinational circuits implemented wit...