[[abstract]]In current industrial practice, critical path selection is an indispensable step for AC delay test and timing validation. Traditionally, this step relies on the construction of a set of worse-case paths based upon discrete timing models. The assumption of discrete timing models can be invalidated by delay effects in the deep submicron domain, where timing defects and process variation are statistical in nature. In this paper, we study the problem of optimizing critical path selection, under both fixed delay and statistical delay assumptions. With a novel problem formulation and new theoretical results, we prove that the problem in both cases are computationally intractable. We then discuss practical heuristics and their theoreti...
[[abstract]]We propose a false-path-aware statistical timing analysis framework. In our framework, c...
[[abstract]]This paper defines a new diagnosis problem for diagnosing delay defects based upon stati...
[[abstract]]The problem of diagnosing delay defects is defined using a statistical timing model. The...
In current industrial practice, critical path selection is an indis-pensable step for AC delay test ...
[[abstract]]Critical path selection is an indispensable step for AC delay test and timing validation...
[[abstract]]Critical path selection is an indispensable step for AC delay test and timing validation...
Technology scaling and manufacturing process affect the performance of digital circuits, making them...
In this paper, we propose a timing-reasoning algorithm to improve the resolution of delay fault diag...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
[[abstract]]The performance of deep submicron designs can be affected by various parametric variatio...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
Abstract | Recently, it has been shown in [1] and [2] that in order to verify the correct timing of ...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
[[abstract]]We propose a false-path-aware statistical timing analysis framework. In our framework, c...
[[abstract]]This paper defines a new diagnosis problem for diagnosing delay defects based upon stati...
[[abstract]]The problem of diagnosing delay defects is defined using a statistical timing model. The...
In current industrial practice, critical path selection is an indis-pensable step for AC delay test ...
[[abstract]]Critical path selection is an indispensable step for AC delay test and timing validation...
[[abstract]]Critical path selection is an indispensable step for AC delay test and timing validation...
Technology scaling and manufacturing process affect the performance of digital circuits, making them...
In this paper, we propose a timing-reasoning algorithm to improve the resolution of delay fault diag...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
[[abstract]]The performance of deep submicron designs can be affected by various parametric variatio...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
Abstract | Recently, it has been shown in [1] and [2] that in order to verify the correct timing of ...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
[[abstract]]We propose a false-path-aware statistical timing analysis framework. In our framework, c...
[[abstract]]This paper defines a new diagnosis problem for diagnosing delay defects based upon stati...
[[abstract]]The problem of diagnosing delay defects is defined using a statistical timing model. The...