[[abstract]]We propose a performance-driven cell placement method based on a modified force-directed approach. A pseudolink is added to connect the source and sink flip-flops of every critical path to enforce their closeness. Given user-specified input-output pad locations at the chip boundaries and starting with all core cells in the chip center, we iteratively move one cell at a time to its force-equilibrium location assuming all other cells are fixed. The process stops when no cell can be move farther than a threshold distance. Next, cell rows are formed one at a time starting from the top and bottom. After forming these two cell rows (top/bottom), all remaining movable core cells' force-equilibrium locations are updated. The row-formati...
In this paper we study the correlation between wirelength and routability for standard-cell placemen...
Placement is one of the most important steps in physical design for VLSI circuits. For field program...
This thesis presents a comprehensive approach to the VLSI CAD placement problem and proposes several...
[[abstract]]We propose a performance-driven cell placement method based on a modified force-directed...
We present an algorithm for accurately controlling delays during the placement of large standard cel...
Current placement systems attempt to optimize several objectives, namely area, connection length, an...
Current placement systems attempt to optimize several objectives, namely area, connection length, an...
Current placement systems attempt to optimize several objectives, namely area, connection length, an...
Current placement systems attempt to optimize several objectives, namely area, connection lenght, an...
Current placement systems attempt to optimize several objectives, namely area, connection lenght, an...
Current placement systems attempt to optimize several objectives, namely area, connection lenght, an...
Current placement systems attempt to optimize several objectives, namely area, connection lenght, an...
[[abstract]]We survey recent development in placement technology for VLSI layout. In the very deep s...
In this paper we present a novel force-directed placement algorithm, which is used to solve macro-ce...
[[abstract]]We propose a cell placement method for row-based integrated circuit layout. The proposed...
In this paper we study the correlation between wirelength and routability for standard-cell placemen...
Placement is one of the most important steps in physical design for VLSI circuits. For field program...
This thesis presents a comprehensive approach to the VLSI CAD placement problem and proposes several...
[[abstract]]We propose a performance-driven cell placement method based on a modified force-directed...
We present an algorithm for accurately controlling delays during the placement of large standard cel...
Current placement systems attempt to optimize several objectives, namely area, connection length, an...
Current placement systems attempt to optimize several objectives, namely area, connection length, an...
Current placement systems attempt to optimize several objectives, namely area, connection length, an...
Current placement systems attempt to optimize several objectives, namely area, connection lenght, an...
Current placement systems attempt to optimize several objectives, namely area, connection lenght, an...
Current placement systems attempt to optimize several objectives, namely area, connection lenght, an...
Current placement systems attempt to optimize several objectives, namely area, connection lenght, an...
[[abstract]]We survey recent development in placement technology for VLSI layout. In the very deep s...
In this paper we present a novel force-directed placement algorithm, which is used to solve macro-ce...
[[abstract]]We propose a cell placement method for row-based integrated circuit layout. The proposed...
In this paper we study the correlation between wirelength and routability for standard-cell placemen...
Placement is one of the most important steps in physical design for VLSI circuits. For field program...
This thesis presents a comprehensive approach to the VLSI CAD placement problem and proposes several...