[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is presented. A fast heuristic algorithm is used to obtain an initial sizing of the circuit and convert the transistor sizing problem into a nonlinear optimization problem. The problem is then solved, in spaces of reduced dimensionality, by mathematical programming techniques. To cope with the nondifferentiability of the circuit delays, the concept of generalized gradients is proposed to compute the delay sensitivities. Experiments justify the use of this sensitivity computation technique and show that the approach is a good compromise between the speed of the heuristic algorithm and the power of mathematical programming.[[fileno]]2030223010001[[depa...
This paper presents an algorithm, based on the fixed point iteration, to solve for sizes and biases ...
This book introduces readers to a variety of tools for automatic analog integrated circuit (IC) sizi...
In this thesis, we analyze state-of-art techniques for analog circuit sizing and compare them on var...
[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is prese...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
Optimization of a circuit by transistor sizing is often a slow, tedious and iterative manual process...
A new transistor sizing algorithm, SEA (Simple Exact Algorithm), for optimizing low-power and high-s...
We present an equation-based transistor size optimizer that minimizes delay of custom circuits. Our ...
This paper studies the problem of transistor sizing of CMOS circuits optimized for energy-delay effi...
Digital designs can be mapped to different implemen-tations using diverse approaches, with varying c...
Abstract: Circuit sizing problem in application specific analog integrated circuit design is in most...
In this paper, we study the simultaneous transistor and interconnect sizing (STIS) problem. We defin...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
Conventional methods for optimal sizing of wires and transistors use linear RC circuit models and th...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
This paper presents an algorithm, based on the fixed point iteration, to solve for sizes and biases ...
This book introduces readers to a variety of tools for automatic analog integrated circuit (IC) sizi...
In this thesis, we analyze state-of-art techniques for analog circuit sizing and compare them on var...
[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is prese...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
Optimization of a circuit by transistor sizing is often a slow, tedious and iterative manual process...
A new transistor sizing algorithm, SEA (Simple Exact Algorithm), for optimizing low-power and high-s...
We present an equation-based transistor size optimizer that minimizes delay of custom circuits. Our ...
This paper studies the problem of transistor sizing of CMOS circuits optimized for energy-delay effi...
Digital designs can be mapped to different implemen-tations using diverse approaches, with varying c...
Abstract: Circuit sizing problem in application specific analog integrated circuit design is in most...
In this paper, we study the simultaneous transistor and interconnect sizing (STIS) problem. We defin...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
Conventional methods for optimal sizing of wires and transistors use linear RC circuit models and th...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
This paper presents an algorithm, based on the fixed point iteration, to solve for sizes and biases ...
This book introduces readers to a variety of tools for automatic analog integrated circuit (IC) sizi...
In this thesis, we analyze state-of-art techniques for analog circuit sizing and compare them on var...