Graduation date: 2013Complex digital circuits such as microprocessors typically require support circuitry that has traditionally been realized using analog or mixed-signal macros. PLL circuits are used in many integrated applications such as frequency synthesizers and inter-chip communication interfaces. As process technologies advance and grow in complexity, the challenge of maintaining required analog elements and performance for use in circuits such as PLLs grows. Recently, digital PLL (DPLL) has emerged as an alternative to analog PLL to overcome many constraints such as low supply voltage, poor analog transistor behavior, larger area due to integrated capacitor and process variability. However, DPLLs have high deterministic jitter due ...
[[abstract]]This paper describes a design of digital phase-locked loop (DPLL), which has low-power c...
A design of clock generation PLL which improves the jitter performance and reduces the chip area is ...
Multi gigabit per second serial binary links are used to implement cross chip communication because ...
This paper emphasizes the CMOS implementation of PLL in 130nm technology using Mentor Graphics tool ...
Graduation date: 2011Access restricted to the OSU community at author's request from Dec. 1, 2010 - ...
Phase-locked loops (PLLs) are widely used in communication and digital systems to generate high freq...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
In high-speed digital systems and high-resolution display devices, the jitter effect of phase-locked...
Digital PLLs (DPLLs) have emerged as reliable alternatives to analog PLLs since they are more robust...
This thesis presents a CMOS PLL differential design techniques for whole PLL systems in order to rej...
The purpose of this research is to study fully-synthesizable clock generation circuits, which are wi...
The purpose of this research is to study fully-synthesizable clock generation circuits, which are wi...
Digital PLLs (DPLLs) have emerged as reliable alternatives to analog PLLs since they are more robust...
The growing demand for wireless device in military and communication applications in today’s technol...
[[abstract]]This paper describes a design of digital phase-locked loop (DPLL), which has low-power c...
A design of clock generation PLL which improves the jitter performance and reduces the chip area is ...
Multi gigabit per second serial binary links are used to implement cross chip communication because ...
This paper emphasizes the CMOS implementation of PLL in 130nm technology using Mentor Graphics tool ...
Graduation date: 2011Access restricted to the OSU community at author's request from Dec. 1, 2010 - ...
Phase-locked loops (PLLs) are widely used in communication and digital systems to generate high freq...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
In high-speed digital systems and high-resolution display devices, the jitter effect of phase-locked...
Digital PLLs (DPLLs) have emerged as reliable alternatives to analog PLLs since they are more robust...
This thesis presents a CMOS PLL differential design techniques for whole PLL systems in order to rej...
The purpose of this research is to study fully-synthesizable clock generation circuits, which are wi...
The purpose of this research is to study fully-synthesizable clock generation circuits, which are wi...
Digital PLLs (DPLLs) have emerged as reliable alternatives to analog PLLs since they are more robust...
The growing demand for wireless device in military and communication applications in today’s technol...
[[abstract]]This paper describes a design of digital phase-locked loop (DPLL), which has low-power c...
A design of clock generation PLL which improves the jitter performance and reduces the chip area is ...
Multi gigabit per second serial binary links are used to implement cross chip communication because ...