Shrinking minimum feature size in deep sub-micron has made fabrication of progressively faster devices possible. The performance of interconnects has been a bottleneck in determining the overall performance of a chip. A reliable high-speed communication technique is necessary to improve the performance of on-chip communication. Recent publications have demonstrated that use of multiple threshold voltages improves the performance of a bus significantly. The multi-threshold capture mechanism takes advantage of predictable temporal behavior of a tightly coupled bus to predict the next state of the bus early. However, Use of multiple threshold voltages also reduces the voltage slack and consequently increases the susceptibility to noise. Reduct...
[[abstract]]A crosstalk effect leads to increases in delay and power consumption and, in the worst-c...
The presence of different noise sources and continuous increase in crosstalk in the deep submicromet...
As device geometries shrink, power supply voltage decreases, and chip complexity increases, the nois...
Shrinking minimum feature size in deep sub-micron has made fabrication of progressively faster devic...
Abstract — This paper introduces a new coding scheme that faces simultaneously different issues of i...
Abstract — This paper introduces a new coding scheme that faces simultaneously different issues of i...
In this paper we propose a coding scheme for general-purpose applications that can reduce power diss...
With the continuous downscaling in semiconductor technology more blocks are being integrated in a si...
Today we are having tremendous growth on cross technologies but these technology is limited on inter...
Capacitive crosstalk between adjacent wires in long on-chip buses significantly increases propagatio...
Abstract. Crosstalk causes logical errors due to data dependent delay degrada-tion as well as energy...
On-chip interconnection networks for future systems on chip (SoC) will have to deal with the increas...
As technology scales toward deep submicron, on-chip interconnectsare becoming more and more sensitiv...
In modern VLSI processes, the cross-coupling capac-itance between adjacent neighboring wires on the ...
Achieving reliable operation under the influence of deep-submicrometer noise sources including cross...
[[abstract]]A crosstalk effect leads to increases in delay and power consumption and, in the worst-c...
The presence of different noise sources and continuous increase in crosstalk in the deep submicromet...
As device geometries shrink, power supply voltage decreases, and chip complexity increases, the nois...
Shrinking minimum feature size in deep sub-micron has made fabrication of progressively faster devic...
Abstract — This paper introduces a new coding scheme that faces simultaneously different issues of i...
Abstract — This paper introduces a new coding scheme that faces simultaneously different issues of i...
In this paper we propose a coding scheme for general-purpose applications that can reduce power diss...
With the continuous downscaling in semiconductor technology more blocks are being integrated in a si...
Today we are having tremendous growth on cross technologies but these technology is limited on inter...
Capacitive crosstalk between adjacent wires in long on-chip buses significantly increases propagatio...
Abstract. Crosstalk causes logical errors due to data dependent delay degrada-tion as well as energy...
On-chip interconnection networks for future systems on chip (SoC) will have to deal with the increas...
As technology scales toward deep submicron, on-chip interconnectsare becoming more and more sensitiv...
In modern VLSI processes, the cross-coupling capac-itance between adjacent neighboring wires on the ...
Achieving reliable operation under the influence of deep-submicrometer noise sources including cross...
[[abstract]]A crosstalk effect leads to increases in delay and power consumption and, in the worst-c...
The presence of different noise sources and continuous increase in crosstalk in the deep submicromet...
As device geometries shrink, power supply voltage decreases, and chip complexity increases, the nois...