Click on the DOI link to access the article (may not be free).Multicore computers are expected to be used to process a higher volume of data in the future. Current mesh-like multicore architecture is inadequate to increase memory-level-parallelism because of its poor core-to-core interconnection topology. In some architecture, each node has communication and computation components – switching component of such a node consumes power while the node is only computing and vice versa. In this paper, we propose a folded-torus based topology to improve performance and energy saving. In this architecture, nodes are separated between network switches and computing cores. Using folded-torus concept, we develop a scheme to connect the components (swit...
Journal ArticleIt is expected that future on-chip networks for many-core processors will impose hug...
NOTICE: this is the author’s version of a work that was accepted for publication in Parallel Computi...
In essence, Network-on-Chip (NoC) also known as on-chip interconnection network has been proposed as...
Thesis (M.S.)--Wichita State University, College of Engineering, Dept. of Electrical Engineering and...
Interconnection networks arranged as k-ary n-trees or spines are widely used to build high-performan...
Next generation high performance computing will most likely depend on the massively parallel compute...
Hierarchical interconnection networks provide high performance at low cost by exploring the locality...
A Mesh topology is one of the most promising architecture due to its regular and simple structure fo...
This paper analyzes a new multiprocessor interconnection network - the folded cube-connected cycles ...
International audienceIn this paper, we present a topology-aware load balancing algorithm for parall...
© 2015 IEEE.The key to reducing static energy in supercomputers is switching off their unused compon...
This paper proposes a new cube based topology called the Folded Metacube (FMC). The new topology has...
Hierarchical interconnection networks provide high performance at low cost by exploring the localit...
Abstract—On-chip interconnection networks simplify the in-creasingly challenging process of integrat...
Thesis (M.S.)--Wichita State University, College of Engineering, Dept. of Electrical Engineering and...
Journal ArticleIt is expected that future on-chip networks for many-core processors will impose hug...
NOTICE: this is the author’s version of a work that was accepted for publication in Parallel Computi...
In essence, Network-on-Chip (NoC) also known as on-chip interconnection network has been proposed as...
Thesis (M.S.)--Wichita State University, College of Engineering, Dept. of Electrical Engineering and...
Interconnection networks arranged as k-ary n-trees or spines are widely used to build high-performan...
Next generation high performance computing will most likely depend on the massively parallel compute...
Hierarchical interconnection networks provide high performance at low cost by exploring the locality...
A Mesh topology is one of the most promising architecture due to its regular and simple structure fo...
This paper analyzes a new multiprocessor interconnection network - the folded cube-connected cycles ...
International audienceIn this paper, we present a topology-aware load balancing algorithm for parall...
© 2015 IEEE.The key to reducing static energy in supercomputers is switching off their unused compon...
This paper proposes a new cube based topology called the Folded Metacube (FMC). The new topology has...
Hierarchical interconnection networks provide high performance at low cost by exploring the localit...
Abstract—On-chip interconnection networks simplify the in-creasingly challenging process of integrat...
Thesis (M.S.)--Wichita State University, College of Engineering, Dept. of Electrical Engineering and...
Journal ArticleIt is expected that future on-chip networks for many-core processors will impose hug...
NOTICE: this is the author’s version of a work that was accepted for publication in Parallel Computi...
In essence, Network-on-Chip (NoC) also known as on-chip interconnection network has been proposed as...