Most built-in self-test architectures use pseudo-random test pattern generators. However, whenever this technique has been applied to on-chip interconnection networks, overly large testing latencies have been reported. On the other hand, alternative approaches either suffer from large area penalties (like scan-based testing or the use of deterministic test patterns) or poor fault coverage in the control path (functional testing). Moreover, the recent proliferation of clock domains on a chip makes testing overly challenging. This manuscript presents the optimisation of a built-in self-testing framework based on pseudo-random test patterns to the microarchitecture of network-on-chip switches. As a result, fault coverage and testing latency ap...
A new testing paradigm called Built-In Self-Test (BIST) has been gaining increasing acceptance over ...
© ACM, 2013. This is the author's version of the work. It is posted here by permission of ACM for yo...
Experience has shown that an excessive time penalty can be incurred when testing large scan circuits...
Most built-in self-test architectures use pseudo-random test pattern generators. However, whenever t...
Most BIST architectures use pseudo-random test pattern generators. However, whenever this technique ...
This paper proposes a built-in self-test/self-diagnosis procedure at start-up of an on-chip network ...
Test cost comprises a substantial portion of producing an integrated circuit. As a result, structura...
The move to deep-sub-micron processing technology and the increasing complexity of a single chip mak...
Most multi- and many-core integrated systems are currently designed by following a globally asynchro...
The demands of future computing, as well as the challenges of nanometer-era VLSI design, will requir...
This paper proposes a built-in self-test/self-diagnosis procedure at start-up of an on-chip network ...
[[abstract]]During built-in self-test (BIST), the set of patterns generated by a pseudo-random patte...
International audienceThe combination of higher quality requirements and sensitivity of high perform...
[[abstract]]During built-in self-test (BIST), the set of patterns generated by a pseudo-random patte...
International audienceAsynchronous design offers an attractive solution to overcome the problems fac...
A new testing paradigm called Built-In Self-Test (BIST) has been gaining increasing acceptance over ...
© ACM, 2013. This is the author's version of the work. It is posted here by permission of ACM for yo...
Experience has shown that an excessive time penalty can be incurred when testing large scan circuits...
Most built-in self-test architectures use pseudo-random test pattern generators. However, whenever t...
Most BIST architectures use pseudo-random test pattern generators. However, whenever this technique ...
This paper proposes a built-in self-test/self-diagnosis procedure at start-up of an on-chip network ...
Test cost comprises a substantial portion of producing an integrated circuit. As a result, structura...
The move to deep-sub-micron processing technology and the increasing complexity of a single chip mak...
Most multi- and many-core integrated systems are currently designed by following a globally asynchro...
The demands of future computing, as well as the challenges of nanometer-era VLSI design, will requir...
This paper proposes a built-in self-test/self-diagnosis procedure at start-up of an on-chip network ...
[[abstract]]During built-in self-test (BIST), the set of patterns generated by a pseudo-random patte...
International audienceThe combination of higher quality requirements and sensitivity of high perform...
[[abstract]]During built-in self-test (BIST), the set of patterns generated by a pseudo-random patte...
International audienceAsynchronous design offers an attractive solution to overcome the problems fac...
A new testing paradigm called Built-In Self-Test (BIST) has been gaining increasing acceptance over ...
© ACM, 2013. This is the author's version of the work. It is posted here by permission of ACM for yo...
Experience has shown that an excessive time penalty can be incurred when testing large scan circuits...