We develop a new fully-automated transistor sizing tool for FPGAs that features area, delay and wire load modeling enhancements over prior work to improve its accuracy in advanced process nodes. We then use this tool to investigate a number of FPGA circuit design related questions in a 22nm process. We find that building FPGAs out of transmission gates instead of the currently dominant pass-transistors, whose performance and reliability are degrading with technology scaling, yields FPGAs that are 15% larger but are 10-25% faster depending on the allowable level of "gate boosting''. We also show that transmission gate FPGAs with a separate power supply for their gate terminal enable a low-voltage FPGA with 50% less power and good delay. Fina...
Field-programmable gate arrays (FPGAs) have enjoyed increasing use due to their low non-recurring en...
Field Programmable Gate Array (FPGA) has a dominating market in digital system prototyping and recon...
The VPR toolset [6, 7] has been widely used to perform FPGA architecture and CAD research, but has n...
We develop a new fully-automated transistor sizing tool for FPGAs that features area, delay and wire...
Pass-transistors have been the key building block for field-programmable gate array (FPGA) circuitry...
Field-Programmable Gate Arrays (FPGAs) are widely used to implement logic without going through an e...
The design and development of innovative FPGA architectures hinge on the flexibility of its toolchai...
The routing architecture of an FPGA consists of the length of the wires, the type of switch used to ...
grantor: University of TorontoIn the thirteen years since their introduction, Field-Progra...
As feature sizes scale toward atomic limits, parameter variation continues to increase, leading to i...
The routing architecture of an FPGA consists of the length of the wires, the type of switch used to ...
This paper introduces an automated transistor sizing tool (ASAP) that incorporates accurate gateleve...
Routing resources in modern FPGAs use 50% of the silicon real estate and are significant contributor...
In this work we investigate the routing architecture of FPGAs, focusing primarily on determining the...
Placement is one of the most important steps in physical design for VLSI circuits. For field program...
Field-programmable gate arrays (FPGAs) have enjoyed increasing use due to their low non-recurring en...
Field Programmable Gate Array (FPGA) has a dominating market in digital system prototyping and recon...
The VPR toolset [6, 7] has been widely used to perform FPGA architecture and CAD research, but has n...
We develop a new fully-automated transistor sizing tool for FPGAs that features area, delay and wire...
Pass-transistors have been the key building block for field-programmable gate array (FPGA) circuitry...
Field-Programmable Gate Arrays (FPGAs) are widely used to implement logic without going through an e...
The design and development of innovative FPGA architectures hinge on the flexibility of its toolchai...
The routing architecture of an FPGA consists of the length of the wires, the type of switch used to ...
grantor: University of TorontoIn the thirteen years since their introduction, Field-Progra...
As feature sizes scale toward atomic limits, parameter variation continues to increase, leading to i...
The routing architecture of an FPGA consists of the length of the wires, the type of switch used to ...
This paper introduces an automated transistor sizing tool (ASAP) that incorporates accurate gateleve...
Routing resources in modern FPGAs use 50% of the silicon real estate and are significant contributor...
In this work we investigate the routing architecture of FPGAs, focusing primarily on determining the...
Placement is one of the most important steps in physical design for VLSI circuits. For field program...
Field-programmable gate arrays (FPGAs) have enjoyed increasing use due to their low non-recurring en...
Field Programmable Gate Array (FPGA) has a dominating market in digital system prototyping and recon...
The VPR toolset [6, 7] has been widely used to perform FPGA architecture and CAD research, but has n...