Current leakage on a planar field effect transistor (FET) channel’s side surfaces is more significant as the channel width decreases. Traps and positive fixed charges at the interface of Silicon and the isolation dielectric (STI) are mainly responsible for this. An accumulated body approach introduces a side-gate structure surrounding the body of the transistor, which can be used to accumulate the body in narrow structures to suppress the leakage. A separately controlled top gate is used for transistor action. In this work, the fabrication process and electrical behavior of short and narrow-channel (10 nm scale) bulk Si accumulated body MOSFETs are analyzed through three-dimensional numerical studies. Results are verified experimentally wit...
A new analytical model for SOI MOSFET with floating-body-effect(FBE) is developed to described the S...
Silicon-on-Insulator (SOI) MOSFETs with a single crystalline buried body contact has been uniquely f...
A new MOS device design applied to the nano-scale is proposed. In this design, while the channel reg...
Current leakage on a planar field effect transistor (FET) channel’s side surfaces is more significan...
This paper underlines a closed form of MOSFET transistor’s leakage current mechanisms in the sub 100...
Ultrathin body MOSFETs are suitable in sub-50nm technologies due to their excellent immunity to shor...
A significantly increased subthreshold leakage is observed in devices with high-k gate dielectric du...
DoctorThe development of silicon planar technology over the past half-century has been one of the mo...
The constant pace of CMOS technology scaling has enabled continuous improvement in integrated-circui...
The development of nanoscale MOSFETs has given rise to increased attention paid to the role of paras...
As the device size shrinks continuously by scaling in the current Si CMOS technology, the drain indu...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
In this work, we analyze the conduction mechanisms and the electrical performance of intrinsic and d...
The conventional planar bulk MOSFET is difficult to scale down to sub-20nm gate length, due to the w...
This paper reported the sub-threshold behavior of long channel undoped surrounding-gate (SRG) MOSFET...
A new analytical model for SOI MOSFET with floating-body-effect(FBE) is developed to described the S...
Silicon-on-Insulator (SOI) MOSFETs with a single crystalline buried body contact has been uniquely f...
A new MOS device design applied to the nano-scale is proposed. In this design, while the channel reg...
Current leakage on a planar field effect transistor (FET) channel’s side surfaces is more significan...
This paper underlines a closed form of MOSFET transistor’s leakage current mechanisms in the sub 100...
Ultrathin body MOSFETs are suitable in sub-50nm technologies due to their excellent immunity to shor...
A significantly increased subthreshold leakage is observed in devices with high-k gate dielectric du...
DoctorThe development of silicon planar technology over the past half-century has been one of the mo...
The constant pace of CMOS technology scaling has enabled continuous improvement in integrated-circui...
The development of nanoscale MOSFETs has given rise to increased attention paid to the role of paras...
As the device size shrinks continuously by scaling in the current Si CMOS technology, the drain indu...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
In this work, we analyze the conduction mechanisms and the electrical performance of intrinsic and d...
The conventional planar bulk MOSFET is difficult to scale down to sub-20nm gate length, due to the w...
This paper reported the sub-threshold behavior of long channel undoped surrounding-gate (SRG) MOSFET...
A new analytical model for SOI MOSFET with floating-body-effect(FBE) is developed to described the S...
Silicon-on-Insulator (SOI) MOSFETs with a single crystalline buried body contact has been uniquely f...
A new MOS device design applied to the nano-scale is proposed. In this design, while the channel reg...