The EPFL Combinational Benchmark Suite was introduced in 2015 with the aim of defining a new comparative standard for the logic optimization and synthesis community. It originally consisted of 23 combinational circuits designed to challenge modern logic optimization tools. The benchmark suite is divided into arithmetic, random/control and MtM circuits, and each circuit is distributed in Verilog, VHDL, BLIF and AIGER formats. Results for best LUT-6 implementations can be found at: https://github.com/lsils/benchmark
This paper describes a new procedure for generating very large realistic benchmark circuits which ar...
SIGLEINIST T 74016 / INIST-CNRS - Institut de l'Information Scientifique et TechniqueFRFranc
This paper focuses on benchmarking, which is the main experimental approach to the design method and...
Programmable logic architectures increase in capacity before commercial circuits are designed for th...
This report is issued to provide documentation for the benchmark examples used in conjunction with t...
This thesis describes the design, implementation, and evaluation of a software system for optimizing...
Abstract – Benchmark designs are the basis for the performance evaluation of today’s EDA tools for a...
Experimental results show that parallel programs can be evolved more easily than sequential programs...
Benchmark circuits used in the work entitled "Don't-care-based node minimization for threshold logic...
Includes bibliographical references (leaf [73])A logic synthesis tool called LST is developed. This ...
International audienceThis paper describes a new procedure for generating very large realistic bench...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
This report describes the current status of benchmarks for the 1992 High-Level Synthesis Workshop an...
Benchmark circuits used in the work entitled "Sequential Logic Encryption with Dynamic Keys". The or...
Abstract: A new approach to optimize multi-level logic circuits is introduced. Given a multi-level c...
This paper describes a new procedure for generating very large realistic benchmark circuits which ar...
SIGLEINIST T 74016 / INIST-CNRS - Institut de l'Information Scientifique et TechniqueFRFranc
This paper focuses on benchmarking, which is the main experimental approach to the design method and...
Programmable logic architectures increase in capacity before commercial circuits are designed for th...
This report is issued to provide documentation for the benchmark examples used in conjunction with t...
This thesis describes the design, implementation, and evaluation of a software system for optimizing...
Abstract – Benchmark designs are the basis for the performance evaluation of today’s EDA tools for a...
Experimental results show that parallel programs can be evolved more easily than sequential programs...
Benchmark circuits used in the work entitled "Don't-care-based node minimization for threshold logic...
Includes bibliographical references (leaf [73])A logic synthesis tool called LST is developed. This ...
International audienceThis paper describes a new procedure for generating very large realistic bench...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
This report describes the current status of benchmarks for the 1992 High-Level Synthesis Workshop an...
Benchmark circuits used in the work entitled "Sequential Logic Encryption with Dynamic Keys". The or...
Abstract: A new approach to optimize multi-level logic circuits is introduced. Given a multi-level c...
This paper describes a new procedure for generating very large realistic benchmark circuits which ar...
SIGLEINIST T 74016 / INIST-CNRS - Institut de l'Information Scientifique et TechniqueFRFranc
This paper focuses on benchmarking, which is the main experimental approach to the design method and...