The digital pulse width modulator (DPWM) is the crucial building block for digitally-controlled DC-DC switching converter, which converts the digital duty ratio signal into its analog counterpart to control the power MOSFET transistors on or off. With the increase of switching frequency of digitally-controlled DC-DC converter, the DPWM with higher time resolution is required. In this paper, a 15-bits DPWM with three-level hybrid structure is presented; the first level is composed of a7-bits counter and a comparator, the second one is a 5-bits delay line, and the third one is a 3-bits digital dither. The presented DPWM is designed and implemented using the PLL megafunction of FPGA (Field Programmable Gate Arrays), and the required frequency ...
In this paper, the limitations of digital-to-analog (D/A) conversion by Digital Pulse Width Modulati...
In this paper, the proposed hardware logic type digital controller for on-board SMPS which has a ver...
peer-reviewedThis paper proposes a new FPGA based architecture for digital pulse width modulators w...
A new Digital Pulse Width Modulator (DPWM) design for a Field Programmable Gate Array (FPGA) based s...
This paper presents a new digital pulsewidth modulator (DPWM) architecture for field programmable ga...
This paper presents a new digital pulsewidth modulator (DPWM) architecture for field programmable ga...
Digitization of modern world has led to increasing use of digital equipment. The pioneer equipment i...
This report pertains to design a digital pulse width modulator (DPWM) which can function at least 10...
Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses...
Abstract—This paper describes the architecture and operating principles of two digital pulse-width m...
The realization of power electronic applications on hardware is a challenging task. The digital cont...
The use of digital pulse-width modulators (DPWMs) as controllers for dc-dc converters is becoming mo...
Recent research activities focused on improving the steady-state as well as the dynamic behavior of ...
[[abstract]]This paper is to design and implement an all digital phase-locked loop (ADPLL) circuit. ...
This paper presents a digital controller architecture oriented to IC implementation. The classical d...
In this paper, the limitations of digital-to-analog (D/A) conversion by Digital Pulse Width Modulati...
In this paper, the proposed hardware logic type digital controller for on-board SMPS which has a ver...
peer-reviewedThis paper proposes a new FPGA based architecture for digital pulse width modulators w...
A new Digital Pulse Width Modulator (DPWM) design for a Field Programmable Gate Array (FPGA) based s...
This paper presents a new digital pulsewidth modulator (DPWM) architecture for field programmable ga...
This paper presents a new digital pulsewidth modulator (DPWM) architecture for field programmable ga...
Digitization of modern world has led to increasing use of digital equipment. The pioneer equipment i...
This report pertains to design a digital pulse width modulator (DPWM) which can function at least 10...
Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses...
Abstract—This paper describes the architecture and operating principles of two digital pulse-width m...
The realization of power electronic applications on hardware is a challenging task. The digital cont...
The use of digital pulse-width modulators (DPWMs) as controllers for dc-dc converters is becoming mo...
Recent research activities focused on improving the steady-state as well as the dynamic behavior of ...
[[abstract]]This paper is to design and implement an all digital phase-locked loop (ADPLL) circuit. ...
This paper presents a digital controller architecture oriented to IC implementation. The classical d...
In this paper, the limitations of digital-to-analog (D/A) conversion by Digital Pulse Width Modulati...
In this paper, the proposed hardware logic type digital controller for on-board SMPS which has a ver...
peer-reviewedThis paper proposes a new FPGA based architecture for digital pulse width modulators w...