This paper presents an investigation on properties of Double Gate FinFET (DG-FinFET) and impact of physical properties of FinFET towards short channel effects (SCEs) for 30 nm device, for which the depletion-layer widths of the source-drain relates to the channel length aside from constant fin height (HFIN) and the fin thickness (TFIN). Virtual fabrication process of 3- dimensional (3D) design is applied throughout the analysis. Further to that, its electrical characterization is employed and the ratio of drive current against the leakage current (ION/IOFF ratio) of the FinFET design on the other hand has showcased substantial difference at 563138.35 compared to the prediction made by the International Technology Roadmap Semiconductor (ITRS...
This paper proposes a design guideline for the aspect ratio (Rh/w) of the fin height (h) to fin widt...
The high-k is needed to replace SiO2 as the gate dielectric to reduce the gate leakage current. The ...
The impact of the fin thickness and the gate oxide thickness on the electrical characteristics of Fi...
This paper investigates the impact of the high-K material gate spacer on short channel effects (SCEs...
This paper presents a simulation study on the gate length scaling of a double gate (DG) FinFET. To a...
Technology scaling below 22 nm has brought several detrimental effects such as increased short chann...
The FinFET transistor structure assures to rejuvenate the chip industry by rescuing it from the shor...
To continue the scaling of CMOS technology to 65 nm node and beyond, FinFET double-gate device struc...
During analysis of complexities of the Metal Oxide Semiconductor Field Effect Transistors (MOSFET) t...
This paper investigates effects from gate scaling in Tri-gate FinFET structure by simulation method,...
Abstract—FinFET technology has been proposed as a promising alternative for deep sub-micron CMOS tec...
MOSFETs with multiple gate structures, such as 3-D FinFETs have seen enormous interest for sub-22 nm...
In this work an attempt has been made to analyze the scaling limits of Double Gate (DG) underlap and...
In this paper a study of various short channel effects (SCE’s) of double gate n-FinFET structure as ...
This paper studies various Double-Gate (DG) FinFET structures optimized for better "off state &...
This paper proposes a design guideline for the aspect ratio (Rh/w) of the fin height (h) to fin widt...
The high-k is needed to replace SiO2 as the gate dielectric to reduce the gate leakage current. The ...
The impact of the fin thickness and the gate oxide thickness on the electrical characteristics of Fi...
This paper investigates the impact of the high-K material gate spacer on short channel effects (SCEs...
This paper presents a simulation study on the gate length scaling of a double gate (DG) FinFET. To a...
Technology scaling below 22 nm has brought several detrimental effects such as increased short chann...
The FinFET transistor structure assures to rejuvenate the chip industry by rescuing it from the shor...
To continue the scaling of CMOS technology to 65 nm node and beyond, FinFET double-gate device struc...
During analysis of complexities of the Metal Oxide Semiconductor Field Effect Transistors (MOSFET) t...
This paper investigates effects from gate scaling in Tri-gate FinFET structure by simulation method,...
Abstract—FinFET technology has been proposed as a promising alternative for deep sub-micron CMOS tec...
MOSFETs with multiple gate structures, such as 3-D FinFETs have seen enormous interest for sub-22 nm...
In this work an attempt has been made to analyze the scaling limits of Double Gate (DG) underlap and...
In this paper a study of various short channel effects (SCE’s) of double gate n-FinFET structure as ...
This paper studies various Double-Gate (DG) FinFET structures optimized for better "off state &...
This paper proposes a design guideline for the aspect ratio (Rh/w) of the fin height (h) to fin widt...
The high-k is needed to replace SiO2 as the gate dielectric to reduce the gate leakage current. The ...
The impact of the fin thickness and the gate oxide thickness on the electrical characteristics of Fi...