In the current scenario, with the increasing integration densities, most system-on-chip designs are partitioned into multiple clock domains .In this paper an asynchronous FIFO (First-in First-out pipeline) design is employed as a data transfer interface between two independent clock domains .Since the clocks on the either sides of the FIFO run at a different speed, the task to ensure the correct data transmission through this FIFO is manually performed. Firstly an existing asynchronous FIFO design is discussed and simulated. Gate-level simulation results depicted the flaw in existing design. In order to solve this problem, a novel modified asynchronous FIFO design is proposed. The results obtained from proposed design are in perfect accorda...
The distribution of a single global clock across a chip has become the major design bottleneck for h...
Customization of IP blocks in a multi-processor system-on-chip (MPSoC) is the historical approach to...
Abstract — Interconnect delays are increasingly becoming the dominant source of performance degradat...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
A robust, scalable, and power efficient dual-clock first-input first-out (FIFO) architecture which i...
Low latency asynchronous first-in-first-out (FIFO) in dual-supply systems is presented in this paper...
Journal ArticleHeterogeneous blocks, IP reuse, network-on-chip interconnect, and multi-frequency de...
Abstract. This paper presents three high-throughput low-latency FIFOs that can be used as efficient ...
The distribution of a synchronous clock in System-on-Chip (SoC) has become a problem, because of wir...
A FIFO is a special type of buffer that controls the data flow between the sender and receiver. It i...
An interesting technique for doing FIFO design is to perform asynchronous comparisons between the FI...
When any protocol is implemented FIFO design is the mandatory module, which provides delay compensat...
CMOS scaling has resulted in miniaturized high speed and high density system on a chip (SoC) designs...
FIFO is implies first in first out using queue methodology for memories read and write of any inform...
The distribution of a single global clock across a chip has become the major design bottleneck for h...
Customization of IP blocks in a multi-processor system-on-chip (MPSoC) is the historical approach to...
Abstract — Interconnect delays are increasingly becoming the dominant source of performance degradat...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
A robust, scalable, and power efficient dual-clock first-input first-out (FIFO) architecture which i...
Low latency asynchronous first-in-first-out (FIFO) in dual-supply systems is presented in this paper...
Journal ArticleHeterogeneous blocks, IP reuse, network-on-chip interconnect, and multi-frequency de...
Abstract. This paper presents three high-throughput low-latency FIFOs that can be used as efficient ...
The distribution of a synchronous clock in System-on-Chip (SoC) has become a problem, because of wir...
A FIFO is a special type of buffer that controls the data flow between the sender and receiver. It i...
An interesting technique for doing FIFO design is to perform asynchronous comparisons between the FI...
When any protocol is implemented FIFO design is the mandatory module, which provides delay compensat...
CMOS scaling has resulted in miniaturized high speed and high density system on a chip (SoC) designs...
FIFO is implies first in first out using queue methodology for memories read and write of any inform...
The distribution of a single global clock across a chip has become the major design bottleneck for h...
Customization of IP blocks in a multi-processor system-on-chip (MPSoC) is the historical approach to...
Abstract — Interconnect delays are increasingly becoming the dominant source of performance degradat...