In this paper we have proposed various efficient designs of low power D latch using 32nm CMOS technology. We have designed and simulated these circuits in HSpice simulation tool. In this simulation we have modified W L ratio of each transistor in each circuit. We have taken power supply of 0.9V. We have calculated average power consumed propagation delay and power delay product. Tanusha Beni Vyas | Shubhash Chandra "Comparative Analysis of Efficient Designs of D- Latch using 32nm CMOS Technology" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-3 | Issue-5 , August 2019, URL: https://www.ijtsrd.com/papers/ijtsrd26707.pd
Energy performance requirements are forcing designers of next-generation systems to explore approach...
In present CMOS circuits, the power dissipation caused by leakage current cannot be neglected any mo...
With the development of IC design, power consumption of the circuit is always being an important asp...
In this paper we have proposed efficient designs of low power high speed D latch designed using stac...
In this paper, the low-voltage CML D-latch topology is analyzed and compared to the traditional impl...
In this paper, the low-voltage CML D-latch topology is analyzed and compared to the traditional impl...
In this paper, the low-voltage CML D-latch topology is analyzed and compared to the traditional impl...
The latest advances in mobile battery-powered devices such as the Personal Digital Assistant (PDA) a...
The bulk of the power consumption for conventional CMOS dynamic logic is usually contributed as a...
In this paper, D flip flop has been designed and layout simulated using 32nm technology. This schema...
Low power device design is now a vital field of research due to increase in demand of portable devic...
In this paper a design strategy for MUX, XOR and D-latch Source-Coupled Logic (SCL) gates is propose...
In this paper a design strategy for MUX, XOR and D-latch Source-Coupled Logic (SCL) gates is propose...
In this paper a design strategy for MUX, XOR and D-latch Source-Coupled Logic (SCL) gates is propose...
Due to increased demand of portable and battery operated devices, ultra-low power and high speed dev...
Energy performance requirements are forcing designers of next-generation systems to explore approach...
In present CMOS circuits, the power dissipation caused by leakage current cannot be neglected any mo...
With the development of IC design, power consumption of the circuit is always being an important asp...
In this paper we have proposed efficient designs of low power high speed D latch designed using stac...
In this paper, the low-voltage CML D-latch topology is analyzed and compared to the traditional impl...
In this paper, the low-voltage CML D-latch topology is analyzed and compared to the traditional impl...
In this paper, the low-voltage CML D-latch topology is analyzed and compared to the traditional impl...
The latest advances in mobile battery-powered devices such as the Personal Digital Assistant (PDA) a...
The bulk of the power consumption for conventional CMOS dynamic logic is usually contributed as a...
In this paper, D flip flop has been designed and layout simulated using 32nm technology. This schema...
Low power device design is now a vital field of research due to increase in demand of portable devic...
In this paper a design strategy for MUX, XOR and D-latch Source-Coupled Logic (SCL) gates is propose...
In this paper a design strategy for MUX, XOR and D-latch Source-Coupled Logic (SCL) gates is propose...
In this paper a design strategy for MUX, XOR and D-latch Source-Coupled Logic (SCL) gates is propose...
Due to increased demand of portable and battery operated devices, ultra-low power and high speed dev...
Energy performance requirements are forcing designers of next-generation systems to explore approach...
In present CMOS circuits, the power dissipation caused by leakage current cannot be neglected any mo...
With the development of IC design, power consumption of the circuit is always being an important asp...