This paper proposes an architecture of dynamically reconfigurable arithmetic circuit. Dynamic reconfiguration is a technique to realize required functions by changing hardware construction during operations. The proposed circuit is based on a complex number multiply-accumulation circuit which is used frequently in the field of digital signal processing. In addition, the proposed circuit performs real number double precision arithmetic operations. The data formats are single and double precision floating point number based on IEEE754. The proposed circuit is designed using VHDL, and verified the correct operation by simulations and experiments
In this paper,we present amultiprecision (MP) reconfigurable multiplier that incorporates variable p...
Commonality of various algorithms is analyzed based on the research of algorithms commonly used digi...
In this paper, we have presented of High Speed, low power and less delay 32-bit IEEE 754 Floating Po...
This paper describes about dynamic reconfiguration to miniaturize arithmetic circuits in general-pur...
During the last decade of integrated electronic design ever more functionality has been integrated o...
This paper presents a novel number system based on signed continuous valued digits. Arithmetic opera...
ABSTRACT: Multiplication is one of the common arithmetic operations in Digital Signal Processing(DSP...
Redundant binary (RB) representation is one of the signed-digit number systems originally introduced...
This paper illustrates designing and implementation process of floating point multiplier on Field ...
This thesis deals with a design of fixed-point arithmetic unit for FPGA circuits and its model in Ma...
Arithmetic Circuits for DSP Applications is a complete resource on arithmetic circuits for digital s...
The floating point is a method of representing an approximation of a real number for performing calc...
A hardware multiplier unit is a standard feature in any modem digital computer. The speed of the ari...
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addi...
Dynamically reconfigurable processor (DRP) released by NEC Electronics is expected to have potential...
In this paper,we present amultiprecision (MP) reconfigurable multiplier that incorporates variable p...
Commonality of various algorithms is analyzed based on the research of algorithms commonly used digi...
In this paper, we have presented of High Speed, low power and less delay 32-bit IEEE 754 Floating Po...
This paper describes about dynamic reconfiguration to miniaturize arithmetic circuits in general-pur...
During the last decade of integrated electronic design ever more functionality has been integrated o...
This paper presents a novel number system based on signed continuous valued digits. Arithmetic opera...
ABSTRACT: Multiplication is one of the common arithmetic operations in Digital Signal Processing(DSP...
Redundant binary (RB) representation is one of the signed-digit number systems originally introduced...
This paper illustrates designing and implementation process of floating point multiplier on Field ...
This thesis deals with a design of fixed-point arithmetic unit for FPGA circuits and its model in Ma...
Arithmetic Circuits for DSP Applications is a complete resource on arithmetic circuits for digital s...
The floating point is a method of representing an approximation of a real number for performing calc...
A hardware multiplier unit is a standard feature in any modem digital computer. The speed of the ari...
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addi...
Dynamically reconfigurable processor (DRP) released by NEC Electronics is expected to have potential...
In this paper,we present amultiprecision (MP) reconfigurable multiplier that incorporates variable p...
Commonality of various algorithms is analyzed based on the research of algorithms commonly used digi...
In this paper, we have presented of High Speed, low power and less delay 32-bit IEEE 754 Floating Po...