This paper presents a reconfigurable negative bit line collapsed supply (RNBLCS) write driver circuit for the 9T Schmitt trigger-based static random-access memory (SRAM) cell (9T-ST), significantly improving write performance for real-time memory applications. In deep sub-micron technology, increasing device parameter deviations significantly reduce SRAM cells' write-ability. The proposed RNBLCS write-assist driver for 9T-ST SRAM cell has 0.84×, 0.48×, 0.27× optimized write access delay and 1.05×, 1.08×, 1.19× improvement in write static noise margin (WSNM), 1.05×, 1.13×, and 1.39× improvement in write margin (WM), 0.96×, 0.89× and 0.72× minimum write trip-point (WTP) from transient-negative bit line (Tran-NBL), capacitive charge sharing (C...
This article clarifies about the variables that influence the static noise margin (SNM) of a static ...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
This paper presents a 9T multi-threshold (MTCMOS) SRAM macro with equalized bitline leakage and a co...
Increasing variations in device parameters significantly degrades the write-ability of SRAM cells in...
Abstract—This paper presents an ultra-low-power 72-Kb 9T static random-access memory (SRAM) with a r...
textThis report discusses the design of read/write assist circuits which are used in a SRAM cell’s d...
As CMOS process technology advances into deep sub-micron era, static leakage power becomes an import...
Aggressive scaling of transistor dimensions with each technology generation has resulted an increase...
Static random access memories (SRAM) are useful building blocks in various applications, including c...
SRAMs are widely used in application based systems like medical instruments, portable electronic dev...
Lowering the supply voltage of Static Random-Access Memories (SRAM) is key to reduce power consumpti...
Reducing the power consumption in static random access memory can significantly improve the system p...
International audienceLowering the supply voltage of Static Random-Access Memories (SRAM) is key to ...
Static Random Access Memory (SRAM) has become a key element in modern VLSI systems. In this paper, a...
International audienceSRAM operation at subthreshold/weak inversion region provides a significant po...
This article clarifies about the variables that influence the static noise margin (SNM) of a static ...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
This paper presents a 9T multi-threshold (MTCMOS) SRAM macro with equalized bitline leakage and a co...
Increasing variations in device parameters significantly degrades the write-ability of SRAM cells in...
Abstract—This paper presents an ultra-low-power 72-Kb 9T static random-access memory (SRAM) with a r...
textThis report discusses the design of read/write assist circuits which are used in a SRAM cell’s d...
As CMOS process technology advances into deep sub-micron era, static leakage power becomes an import...
Aggressive scaling of transistor dimensions with each technology generation has resulted an increase...
Static random access memories (SRAM) are useful building blocks in various applications, including c...
SRAMs are widely used in application based systems like medical instruments, portable electronic dev...
Lowering the supply voltage of Static Random-Access Memories (SRAM) is key to reduce power consumpti...
Reducing the power consumption in static random access memory can significantly improve the system p...
International audienceLowering the supply voltage of Static Random-Access Memories (SRAM) is key to ...
Static Random Access Memory (SRAM) has become a key element in modern VLSI systems. In this paper, a...
International audienceSRAM operation at subthreshold/weak inversion region provides a significant po...
This article clarifies about the variables that influence the static noise margin (SNM) of a static ...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
This paper presents a 9T multi-threshold (MTCMOS) SRAM macro with equalized bitline leakage and a co...