Increased downscaling of CMOS circuits with respect to feature size and threshold voltage has a result of dramatically increasing in leakage current. So, leakage power reduction is an important design issue for active and standby modes as long as the technology scaling increased. In this paper, a simultaneous active and standby energy optimization methodology is proposed for 22 nm sub-threshold CMOS circuits. In the first phase, we investigate the dual threshold voltage design for active energy per cycle minimization. A slack based genetic algorithm is proposed to find the optimal reverse body bias assignment to set of noncritical paths gates to ensure low active energy per cycle with the maximum allowable frequency at the optimal supply vo...
Abstract — Over the last decade, the design of ultra-low-power digital circuits in subthreshold regi...
bias voltage, subthreshold leakage, Band-to-band tunneling leakage, gate tunneling leakage, 32nm CMO...
In order to reduce the power dissipation of CMOS products, semiconductor manufacturers are reducing ...
Sub-threshold operation has received a lot of attention in limited performance applications.However,...
Sub-threshold operation has received a lot of attention in limited performance applications.However,...
This paper proposes a novel approach to minimize leakage currents in CMOS circuits during the off-st...
Abstract — This paper describes a new power minimizing method by optimizing supply voltage control a...
The need for low power dissipation in portable computing and wireless communication systems is makin...
Scaling and power reduction trends in future technologies will cause subthreshold leakage currents t...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
In this paper, a novel low-power design technique is proposed to minimize the standby leakage power ...
Power dissipation is a key consideration in the design of nano-scale CMOS VLSI circuits. Various tec...
In this paper we present efficient procedures for delay constrained minimization of the power due to...
Successful CMOS process scaling has been the key driving force behind the powerful role played by th...
\u3cp\u3ePower gating (PG) has emerged as an effective technique to reduce standby leakage power in ...
Abstract — Over the last decade, the design of ultra-low-power digital circuits in subthreshold regi...
bias voltage, subthreshold leakage, Band-to-band tunneling leakage, gate tunneling leakage, 32nm CMO...
In order to reduce the power dissipation of CMOS products, semiconductor manufacturers are reducing ...
Sub-threshold operation has received a lot of attention in limited performance applications.However,...
Sub-threshold operation has received a lot of attention in limited performance applications.However,...
This paper proposes a novel approach to minimize leakage currents in CMOS circuits during the off-st...
Abstract — This paper describes a new power minimizing method by optimizing supply voltage control a...
The need for low power dissipation in portable computing and wireless communication systems is makin...
Scaling and power reduction trends in future technologies will cause subthreshold leakage currents t...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
In this paper, a novel low-power design technique is proposed to minimize the standby leakage power ...
Power dissipation is a key consideration in the design of nano-scale CMOS VLSI circuits. Various tec...
In this paper we present efficient procedures for delay constrained minimization of the power due to...
Successful CMOS process scaling has been the key driving force behind the powerful role played by th...
\u3cp\u3ePower gating (PG) has emerged as an effective technique to reduce standby leakage power in ...
Abstract — Over the last decade, the design of ultra-low-power digital circuits in subthreshold regi...
bias voltage, subthreshold leakage, Band-to-band tunneling leakage, gate tunneling leakage, 32nm CMO...
In order to reduce the power dissipation of CMOS products, semiconductor manufacturers are reducing ...