This paper describes the design and fabrication of a clock and data recovery circuit (CDR). We propose a new clock and data recovery which is based on a 1/4-rate frequency detector (QRFD). The proposed frequency detector helps reduce the VCO frequency and is thus advantageous for high speed application. The proposed frequency detector can achieve low jitter operation and extend the pull-in range without using the reference clock. The proposed CDR was implemented using a 1/4-rate bang-bang type phase detector (PD) and a ring voltage controlled oscillator (VCO). The CDR circuit has been fabricated in a standard 0.18 CMOS technology. It occupies an active area of 1 x 1 and consumes 90 mW from a single 1.8V supply
Abstract—A 20-Gb/s full-rate clock and data recovery circuit employing a mixer-type linear phase det...
This paper presents a true all-digital referenceless mixed FLL/DLL quarter-rate clock and data recov...
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-...
A Gb/s clock and data recovery (CDR) circuit using 1/4th-rate digital quadricorrelator frequency det...
With a new 1/8-rate linear phase detector (PD), a 5-Gbit/s clock and data recovery (CDR) circuit is ...
A clock and data recovery (CDR) circuit using a new half-rate wide-range phase detection technique h...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
This work presents a low-power low-cost CDR design for RapidIO SerDes. The design is based on phase ...
[[abstract]]In the paper, a novel 2.56/3.2Gb/s full-rate phase detector is developed for integration...
A clock and data recovery circuit is an important building block in data communication systems and t...
A clock and data recovery (CDR) for the physical layer of DisplayPort at sink side is described. A 1...
The high demanded data throughput of data communication between units in the system can be covered b...
110 p.Clock and data recovery circuits (CDRs) have been extensively used in data communication syste...
Today's telecommunications infrastructures and consumer electronics rely largely on serial communic...
Abstract—A 20-Gb/s full-rate clock and data recovery circuit employing a mixer-type linear phase det...
This paper presents a true all-digital referenceless mixed FLL/DLL quarter-rate clock and data recov...
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-...
A Gb/s clock and data recovery (CDR) circuit using 1/4th-rate digital quadricorrelator frequency det...
With a new 1/8-rate linear phase detector (PD), a 5-Gbit/s clock and data recovery (CDR) circuit is ...
A clock and data recovery (CDR) circuit using a new half-rate wide-range phase detection technique h...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
This work presents a low-power low-cost CDR design for RapidIO SerDes. The design is based on phase ...
[[abstract]]In the paper, a novel 2.56/3.2Gb/s full-rate phase detector is developed for integration...
A clock and data recovery circuit is an important building block in data communication systems and t...
A clock and data recovery (CDR) for the physical layer of DisplayPort at sink side is described. A 1...
The high demanded data throughput of data communication between units in the system can be covered b...
110 p.Clock and data recovery circuits (CDRs) have been extensively used in data communication syste...
Today's telecommunications infrastructures and consumer electronics rely largely on serial communic...
Abstract—A 20-Gb/s full-rate clock and data recovery circuit employing a mixer-type linear phase det...
This paper presents a true all-digital referenceless mixed FLL/DLL quarter-rate clock and data recov...
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-...