This paper describes about dynamic reconfiguration to miniaturize arithmetic circuits in general-purpose processor. Dynamic reconfiguration is a technique to realize required functions by changing hardware construction during operation. The proposed arithmetic circuit performs floating-point arithmetic which is frequently used in science and technology. The data format is floating-point based on IEEE754. The proposed circuit is designed using VHDL, and verified the correct operation by simulations and experiments
Nowadays, the vast majority of programmable logic devices cannot be partially reprogrammed at run-ti...
Recent advances in technology of VLSI circuits enables economical hardware implementation of highly ...
The floating point operations have discovered concentrated applications in the various different fie...
This paper proposes an architecture of dynamically reconfigurable arithmetic circuit. Dynamic reconf...
Recent advances in technology of VLSI circuits enable economical hardware implementation of highly s...
This paper presents the idea of the reconfigurable general-purpose processor implemented as dynamica...
Abstract- A dynamically reconfigurable logic array, i.e., the Flexible Processor, suitable for a sin...
In this paper, we present the design and evaluation of two new processing elements for reconfigurabl...
The concept of dynamic reconfigurability combines advantages of hardware and software. The goal is t...
Transcendental functions are an important part of algorithms in many fields. However, the hardware a...
This paper illustrates designing and implementation process of floating point multiplier on Field ...
In this paper, the design of various generators of floating point operators is discussed. These oper...
Graduation date: 1989Typically, a Floating Point processor will be\ud attached to a general-purpose ...
In this paper we present a hardware design technique which utilises runtime reconfiguration for a pa...
Multimedia and communication algorithms from the embedded system domain often make extensive use of ...
Nowadays, the vast majority of programmable logic devices cannot be partially reprogrammed at run-ti...
Recent advances in technology of VLSI circuits enables economical hardware implementation of highly ...
The floating point operations have discovered concentrated applications in the various different fie...
This paper proposes an architecture of dynamically reconfigurable arithmetic circuit. Dynamic reconf...
Recent advances in technology of VLSI circuits enable economical hardware implementation of highly s...
This paper presents the idea of the reconfigurable general-purpose processor implemented as dynamica...
Abstract- A dynamically reconfigurable logic array, i.e., the Flexible Processor, suitable for a sin...
In this paper, we present the design and evaluation of two new processing elements for reconfigurabl...
The concept of dynamic reconfigurability combines advantages of hardware and software. The goal is t...
Transcendental functions are an important part of algorithms in many fields. However, the hardware a...
This paper illustrates designing and implementation process of floating point multiplier on Field ...
In this paper, the design of various generators of floating point operators is discussed. These oper...
Graduation date: 1989Typically, a Floating Point processor will be\ud attached to a general-purpose ...
In this paper we present a hardware design technique which utilises runtime reconfiguration for a pa...
Multimedia and communication algorithms from the embedded system domain often make extensive use of ...
Nowadays, the vast majority of programmable logic devices cannot be partially reprogrammed at run-ti...
Recent advances in technology of VLSI circuits enables economical hardware implementation of highly ...
The floating point operations have discovered concentrated applications in the various different fie...