This paper presents the hardware design of a unified architecture to compute the 4x4, 8x8 and 16x16 efficient twodimensional (2-D) transform for the HEVC standard. This architecture is based on fast integer transform algorithms. It is designed only with adders and shifts in order to reduce the hardware cost significantly. The goal is to ensure the maximum circuit reuse during the computing while saving 40% for the number of operations. The architecture is developed using FIFOs to compute the second dimension. The proposed hardware was implemented in VHDL. The VHDL RTL code works at 240 MHZ in an Altera Stratix III FPGA. The number of cycles in this architecture varies from 33 in 4-point- 2D-DCT to 172 when the 16-point-2D-DCT is computed. R...
In this paper, a novel computation and energy reduction technique for High Efficiency Video Coding (...
High Efficiency Video Coding (HEVC), the recently developed international video compression standard...
recently developed international video compression standard, has 50 % better video compression effic...
This paper proposes a highly parallel two-dimensional (2D) HEVC transform hardware architecture, imp...
A unified architecture for fast and efficient computation of the set of two-dimensional (2-D) transf...
A unified architecture for fast and efficient computation of the set of two-dimensional (2-D) transf...
This paper presents the first known high-level synthesis (HLS) implementation of integer discrete co...
International audienceMost video coding standards use transform algorithms to reduce the size of dat...
This paper compares ASIC and FPGA implementations of two commonly used architectures for 2-dimension...
This study presents a design of two-dimensional (2D) discrete cosine transform (DCT) hardware archit...
This paper presents efficient inverse discrete cosine transform (IDCT) and inverse discrete sine tra...
Future Video Coding (FVC) is a new international video compression standard offering much better com...
As the VLSI technology advances continuously, ASIC can easily achieve the required performance and m...
This paper presents the design space exploration of the hardware-based inverse fixed-point integer t...
Abstract—In this paper, we present area- and power-efficient architectures for the implementation of...
In this paper, a novel computation and energy reduction technique for High Efficiency Video Coding (...
High Efficiency Video Coding (HEVC), the recently developed international video compression standard...
recently developed international video compression standard, has 50 % better video compression effic...
This paper proposes a highly parallel two-dimensional (2D) HEVC transform hardware architecture, imp...
A unified architecture for fast and efficient computation of the set of two-dimensional (2-D) transf...
A unified architecture for fast and efficient computation of the set of two-dimensional (2-D) transf...
This paper presents the first known high-level synthesis (HLS) implementation of integer discrete co...
International audienceMost video coding standards use transform algorithms to reduce the size of dat...
This paper compares ASIC and FPGA implementations of two commonly used architectures for 2-dimension...
This study presents a design of two-dimensional (2D) discrete cosine transform (DCT) hardware archit...
This paper presents efficient inverse discrete cosine transform (IDCT) and inverse discrete sine tra...
Future Video Coding (FVC) is a new international video compression standard offering much better com...
As the VLSI technology advances continuously, ASIC can easily achieve the required performance and m...
This paper presents the design space exploration of the hardware-based inverse fixed-point integer t...
Abstract—In this paper, we present area- and power-efficient architectures for the implementation of...
In this paper, a novel computation and energy reduction technique for High Efficiency Video Coding (...
High Efficiency Video Coding (HEVC), the recently developed international video compression standard...
recently developed international video compression standard, has 50 % better video compression effic...