Consider an arbitrary network of communicating modules on a chip, each requiring a local signal telling it when to execute a computational step. There are three common solutions to generating such a local clock signal: (i) by deriving it from a single, central clock source, (ii) by local, free-running oscillators, or (iii) by handshaking between neighboring modules. Conceptually, each of these solutions is the result of a perceived dichotomy in which (sub)systems are either clocked or asynchronous. We present a solution and its implementation that lies between these extremes. Based on a distributed gradient clock synchronization algorithm, we show a novel design providing modules with local clocks, the frequency bounds of which are almost a...
International audienceThis paper presents a novel architecture of on-chip clock generation employing...
International audienceThis paper presents a novel architecture of on-chip clock generation employing...
International audienceThis paper presents a novel architecture of on-chip clock generation employing...
Consider an arbitrary network of communicating modules on a chip, each requiring a local signal tell...
International audienceConsider an arbitrary network of communicating modules on a chip, each requiri...
Consider an arbitrary network of communicating modules on a chip, each requiring a local signal tell...
A low-complexity method using synchronous wrappers is proposed to simplify communication between mod...
Cette thèse aborde le problème de la synchronisation globale de grand système sur puce (SoC). Il est...
a robust communication scheme between modules, it is possible to reduce the design effort of the glo...
Synchronizing clocks in distributed systems is well-understood, both in terms of fault-tolerance in ...
SoC design will require asynchronous techniques as the large parameter variations across the chip wi...
WOS: 000345069700009Gradient clock synchronization is a particular synchronization scheme in distrib...
We study the problem of clock synchronization in highly dynamic networks, where communication links ...
International audienceThis paper presents a Cartesian network of CMOS oscillators distributed on a c...
Either the presence or the absence of a global clock may be exploited in the design of an on-chip ne...
International audienceThis paper presents a novel architecture of on-chip clock generation employing...
International audienceThis paper presents a novel architecture of on-chip clock generation employing...
International audienceThis paper presents a novel architecture of on-chip clock generation employing...
Consider an arbitrary network of communicating modules on a chip, each requiring a local signal tell...
International audienceConsider an arbitrary network of communicating modules on a chip, each requiri...
Consider an arbitrary network of communicating modules on a chip, each requiring a local signal tell...
A low-complexity method using synchronous wrappers is proposed to simplify communication between mod...
Cette thèse aborde le problème de la synchronisation globale de grand système sur puce (SoC). Il est...
a robust communication scheme between modules, it is possible to reduce the design effort of the glo...
Synchronizing clocks in distributed systems is well-understood, both in terms of fault-tolerance in ...
SoC design will require asynchronous techniques as the large parameter variations across the chip wi...
WOS: 000345069700009Gradient clock synchronization is a particular synchronization scheme in distrib...
We study the problem of clock synchronization in highly dynamic networks, where communication links ...
International audienceThis paper presents a Cartesian network of CMOS oscillators distributed on a c...
Either the presence or the absence of a global clock may be exploited in the design of an on-chip ne...
International audienceThis paper presents a novel architecture of on-chip clock generation employing...
International audienceThis paper presents a novel architecture of on-chip clock generation employing...
International audienceThis paper presents a novel architecture of on-chip clock generation employing...