This chapter presents a flexible DAC design that features 4.12 bit sub-DAC cores and it is designed in 180 nm CMOS technology. The test chip has a simple pre-processor in the form of an externally controlled de-multiplexer to distribute the digital sub-DAC input words wi(nT ), i = 1, 2, 3, 4. The analog post-processing is an off-chip summation of the sub-DAC output currents. For a SoC co-integration, the design of the sub-DAC unit needs to be area efficient, since the production cost of the DAC platform is added to the price of the whole SoC. Therefore, a large binary LSB portion is chosen for the segmentation of the sub-DAC unit. Its architecture features 8 LSB binary bits and 4 MSB unary bits (15 unary currents). To save furthermore silic...
In this paper a 12-bit current-steering hybrid DAC is implemented using AMS 0.35 mu m CMOS process t...
This research work proposes new concepts of flexibility and self-correction for currentsteering digi...
This paper presents a very small area 12b IGSps self-calibrated current-steering DAC cell occupying ...
This chapter presents a flexible DAC design that features 4.12 bit sub-DAC cores and it is designed ...
This chapter presents a flexible DAC design in 40 nm CMOS technology. It features large scale functi...
This chapter proposes a new concept for flexibility of Digital-to-Analog Converters (DACs). This con...
This chapter presents the implementation and measurement results of two DAC test-chip implementation...
This paper presents a DAC architecture built on parallel current-steering sub-DAC entities. Two main...
Digital to analog converter (DAC) acts like a path between DSP chips and power amplifiers used for t...
A 6-bit pseudo segmented current-steering digital-to-analog converter(DAC) designed in 40 nm low-lea...
Digital to Analog Converter (DAC) function is to convert a given string of digital input into an ana...
We have built a 14-bit digital-to-analog converter (DAC) in a standard 0.25µm digital CMOS process. ...
In this paper, a solution is proposed for the design of reliable, high-performance current-steering ...
This paper presents a 3.5GSps 6-bit current-steering DAC with auxiliary circuitry to assist testing ...
This paper presents a 12-bit 150-MHz current steering DAC with hierarchical symmetrical switching se...
In this paper a 12-bit current-steering hybrid DAC is implemented using AMS 0.35 mu m CMOS process t...
This research work proposes new concepts of flexibility and self-correction for currentsteering digi...
This paper presents a very small area 12b IGSps self-calibrated current-steering DAC cell occupying ...
This chapter presents a flexible DAC design that features 4.12 bit sub-DAC cores and it is designed ...
This chapter presents a flexible DAC design in 40 nm CMOS technology. It features large scale functi...
This chapter proposes a new concept for flexibility of Digital-to-Analog Converters (DACs). This con...
This chapter presents the implementation and measurement results of two DAC test-chip implementation...
This paper presents a DAC architecture built on parallel current-steering sub-DAC entities. Two main...
Digital to analog converter (DAC) acts like a path between DSP chips and power amplifiers used for t...
A 6-bit pseudo segmented current-steering digital-to-analog converter(DAC) designed in 40 nm low-lea...
Digital to Analog Converter (DAC) function is to convert a given string of digital input into an ana...
We have built a 14-bit digital-to-analog converter (DAC) in a standard 0.25µm digital CMOS process. ...
In this paper, a solution is proposed for the design of reliable, high-performance current-steering ...
This paper presents a 3.5GSps 6-bit current-steering DAC with auxiliary circuitry to assist testing ...
This paper presents a 12-bit 150-MHz current steering DAC with hierarchical symmetrical switching se...
In this paper a 12-bit current-steering hybrid DAC is implemented using AMS 0.35 mu m CMOS process t...
This research work proposes new concepts of flexibility and self-correction for currentsteering digi...
This paper presents a very small area 12b IGSps self-calibrated current-steering DAC cell occupying ...