Voltage scaling to near/sub-threshold region is commonly used to achieve energy-efficient operation in digital circuits. However, the voltage-scaling potential of traditional 6T SRAM memories is limited by reliability problems. For small size memories, designers tend to a use latch/flip-flop based register file which brings relatively high area overhead, high delay penalty, and power overhead. In this work, a standard-cell based memory (SCM) compiler is presented to automatically generate a 12T OAI based SCM for multiple CMOS technologies operating in near/sub-threshold region. The SCM compiler utilizes Python-MyHDL for RTL and constraint generation. The timing and floor-plan constraints are generated based on user specified technology, mem...
Through silicon measurements of test chips designed based on two standard cell libraries in 40nm, th...
Embedded memories consume an increasingly dominant part of the overall area and power of a large var...
Abstract — This paper focuses on a review of state-of-the-art memory designs and new design methods ...
Voltage scaling to near/sub-threshold region is commonly used to achieve energy-efficient operation ...
In this paper, standard-cell based memories (SCMs) are proposed as an alternative to full-custom sub...
Embedded memory remains a major bottleneck in current integrated circuit design in terms of silicon ...
Embedded memory remains a major bottleneck in current integrated circuit design in terms of silicon ...
In this paper, standard-cell based memories (SCMs)are proposed as an alternative to full-custom sub-...
Standard cell memories (SCMs) are becoming a popular alternative to SRAM IPs due to their design fle...
This thesis presents a cell library with limited functionality targeting to operate in sub-threshold...
Chatterjee S. Design of low-power digital circuits in the sub-threshold domain. Bielefeld: Universit...
In this study, design considerations for ultra low voltage (ULV) standard-cell based memories (SCM) ...
This paper focuses on a review of state-of-the-art memory designs and new design methods for near-th...
This paper deals with the design and analysis of high speed Static Random Access Memory (SRAM) cell ...
Multi-ported memories are widely used in many applications, such as for high-speed and high-performa...
Through silicon measurements of test chips designed based on two standard cell libraries in 40nm, th...
Embedded memories consume an increasingly dominant part of the overall area and power of a large var...
Abstract — This paper focuses on a review of state-of-the-art memory designs and new design methods ...
Voltage scaling to near/sub-threshold region is commonly used to achieve energy-efficient operation ...
In this paper, standard-cell based memories (SCMs) are proposed as an alternative to full-custom sub...
Embedded memory remains a major bottleneck in current integrated circuit design in terms of silicon ...
Embedded memory remains a major bottleneck in current integrated circuit design in terms of silicon ...
In this paper, standard-cell based memories (SCMs)are proposed as an alternative to full-custom sub-...
Standard cell memories (SCMs) are becoming a popular alternative to SRAM IPs due to their design fle...
This thesis presents a cell library with limited functionality targeting to operate in sub-threshold...
Chatterjee S. Design of low-power digital circuits in the sub-threshold domain. Bielefeld: Universit...
In this study, design considerations for ultra low voltage (ULV) standard-cell based memories (SCM) ...
This paper focuses on a review of state-of-the-art memory designs and new design methods for near-th...
This paper deals with the design and analysis of high speed Static Random Access Memory (SRAM) cell ...
Multi-ported memories are widely used in many applications, such as for high-speed and high-performa...
Through silicon measurements of test chips designed based on two standard cell libraries in 40nm, th...
Embedded memories consume an increasingly dominant part of the overall area and power of a large var...
Abstract — This paper focuses on a review of state-of-the-art memory designs and new design methods ...