An 8 b SAR ADC is presented. The 90 nm CMOS prototype achieves an ENOB of 7.8 b at a sampling frequency of 10.24 MS/S. The use of asynchronous dynamic CMOS logic, custom-designed capacitors, an internal common-mode shift and low-leakage design techniques results in a power consumption of 69 ¿W from a 1 V supply. The corresponding FoM equals 30 fJ/Conversion-step and is maintained down to 10 kS/s
This paper describes a low-power 25-kS/s successive approximation register (SAR) analog-to-digital c...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
An 8 b SAR ADC is presented. The 90 nm CMOS prototype achieves an ENOB of 7.8 b at a sampling freque...
This paper presents an 8-bit asynchronous SAR ADC for flexible, low energy radios. The prototype in ...
This paper presents an asynchronous SAR ADC for flexible, low energy radios. To achieve excellent po...
Abstract—This paper presents an asynchronous SAR ADC for flexible, low energy radios. To achieve exc...
The conventional binary weighted array successive approximation register (SAR) analog-to-digital con...
This paper describes a low-power 25-kS/s successive approximation register (SAR) analog-to-digital c...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
An 8 b SAR ADC is presented. The 90 nm CMOS prototype achieves an ENOB of 7.8 b at a sampling freque...
This paper presents an 8-bit asynchronous SAR ADC for flexible, low energy radios. The prototype in ...
This paper presents an asynchronous SAR ADC for flexible, low energy radios. To achieve excellent po...
Abstract—This paper presents an asynchronous SAR ADC for flexible, low energy radios. To achieve exc...
The conventional binary weighted array successive approximation register (SAR) analog-to-digital con...
This paper describes a low-power 25-kS/s successive approximation register (SAR) analog-to-digital c...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...