This work presents a domain-specific memory subsystem based on a two-level memory hierarchy. It targets the application domain of video post-processing applications including video enhancement and format conversion. These applications are based on motion compensation and/or broad class of content adaptive filtering to provide the highest quality of pictures. Our approach meets the required performance and has sufficient flexibility for the application domain. It especially aims at the implementation-wise most challenging applications: compute-intensive and bandwidth-demanding applications that provide the highest quality at high picture resolutions. The lowest level of the memory hierarchy, closest to the processing element, the L0 scratchp...
Abstract—In this paper, we present a cache scheme targeting hardware implementation to reduce the ba...
This research aims to explore possible solutions to improvementof performance in multimedia processo...
We describe a power exploration methodology for data-dominated applications using a H.263 video deco...
This work presents a domain-specific memory subsystem based on a two-level memory hierarchy. It targ...
The architecture of the present video processing units in consumer systems is usually based on vario...
In the domain of motion estimation based applications, in order to keep the bandwidth requirements l...
Video and image processing applications deal with large amounts of data which have to be stored and ...
Video framebuffers are usually used in video processing systems to store an entire frame of video da...
In this dissertation we present methodologies and evaluations aiming at increasing the efficiency of...
To address the high data bus bandwidth requirements, the principle of locality of reference is explo...
Abstract—The frame memory has long been the dominant component in a video decoder in terms of energy...
Abstract—This paper proposes a combined frame memory architecture which is smaller in size and is po...
Abstract—Memory size occupation and memory access bandwidth are capital issues for high resolution v...
(d) enlarged using proposed method. Abstract—In this paper, we propose a framework for acquiring sup...
Most of the current processor architectures have word-addressable internal memories and wide data pa...
Abstract—In this paper, we present a cache scheme targeting hardware implementation to reduce the ba...
This research aims to explore possible solutions to improvementof performance in multimedia processo...
We describe a power exploration methodology for data-dominated applications using a H.263 video deco...
This work presents a domain-specific memory subsystem based on a two-level memory hierarchy. It targ...
The architecture of the present video processing units in consumer systems is usually based on vario...
In the domain of motion estimation based applications, in order to keep the bandwidth requirements l...
Video and image processing applications deal with large amounts of data which have to be stored and ...
Video framebuffers are usually used in video processing systems to store an entire frame of video da...
In this dissertation we present methodologies and evaluations aiming at increasing the efficiency of...
To address the high data bus bandwidth requirements, the principle of locality of reference is explo...
Abstract—The frame memory has long been the dominant component in a video decoder in terms of energy...
Abstract—This paper proposes a combined frame memory architecture which is smaller in size and is po...
Abstract—Memory size occupation and memory access bandwidth are capital issues for high resolution v...
(d) enlarged using proposed method. Abstract—In this paper, we propose a framework for acquiring sup...
Most of the current processor architectures have word-addressable internal memories and wide data pa...
Abstract—In this paper, we present a cache scheme targeting hardware implementation to reduce the ba...
This research aims to explore possible solutions to improvementof performance in multimedia processo...
We describe a power exploration methodology for data-dominated applications using a H.263 video deco...