We present a novel encoded-low swing technique for ultra low power interconnect. Using this technique and an efficient circuit implementation, we achieve an average of 45.7% improvement in the power-delay product over the schemes utilizing low swing techniques alone, for random bit streams. Also, we obtain an average of 75.8% improvement over the schemes using low power bus encoding alone. We present extensive simulation results, including the driver and receiver circuitry, over a range of capacitive loads, for a general test interconnect circuit and also for a FPGA test interconnect circuit. Analysis of the results prove that as the capacitive load over the interconnect increases, the power-delay product for the proposed technique outperfo...
Power consumption is the most challenging design constraint in the future VLSI circuit design. In th...
Coupling effects between on-chip interconnects must be addressed in ultra deep submicron VLSI and sy...
In this paper we propose a coding scheme for general-purpose applications that can reduce power diss...
We present a novel encoded-low swing technique for ultra low power interconnect. Using this techniqu...
FPGAs are widely used in digital circuits implementation because of their lower non-recurring engine...
We propose a new low energy FPGA interconnect fabric that is based on low energy switch blocks using...
Low-swing on-chip interconnect circuits have been viewed as alternative solutions to the problem of ...
This paper reviews a number of low-swing on-chip interconnect schemes and presents a thorough analys...
Myderrizi, Indrit (Dogus Author)With the increase in demand for high-speed and low-power integrated ...
Novel low-power circuits based on low swing voltage technique, in the internal nodes of bus architec...
Low power on-chip interconnect technique is important for deep submicron SOC design. In this paper, ...
Coupling effects between on-chip interconnects must be addressed in ultra deep submicron VLSI and sy...
This book provides practical solutions for delay and power reduction for on-chip interconnects and b...
In various VLSI based digital systems, on-chip interconnects have become the system bottleneck in st...
Now a day’s VLSI has become the backbone of all types of designs. Interconnect plays an increasing r...
Power consumption is the most challenging design constraint in the future VLSI circuit design. In th...
Coupling effects between on-chip interconnects must be addressed in ultra deep submicron VLSI and sy...
In this paper we propose a coding scheme for general-purpose applications that can reduce power diss...
We present a novel encoded-low swing technique for ultra low power interconnect. Using this techniqu...
FPGAs are widely used in digital circuits implementation because of their lower non-recurring engine...
We propose a new low energy FPGA interconnect fabric that is based on low energy switch blocks using...
Low-swing on-chip interconnect circuits have been viewed as alternative solutions to the problem of ...
This paper reviews a number of low-swing on-chip interconnect schemes and presents a thorough analys...
Myderrizi, Indrit (Dogus Author)With the increase in demand for high-speed and low-power integrated ...
Novel low-power circuits based on low swing voltage technique, in the internal nodes of bus architec...
Low power on-chip interconnect technique is important for deep submicron SOC design. In this paper, ...
Coupling effects between on-chip interconnects must be addressed in ultra deep submicron VLSI and sy...
This book provides practical solutions for delay and power reduction for on-chip interconnects and b...
In various VLSI based digital systems, on-chip interconnects have become the system bottleneck in st...
Now a day’s VLSI has become the backbone of all types of designs. Interconnect plays an increasing r...
Power consumption is the most challenging design constraint in the future VLSI circuit design. In th...
Coupling effects between on-chip interconnects must be addressed in ultra deep submicron VLSI and sy...
In this paper we propose a coding scheme for general-purpose applications that can reduce power diss...