Flip-flops and latches are two options to construct pipelines in digital integrated circuits (ICs). In this paper, the implications for converting a flip-flop based design to a latch-based design are investigated by performing timing and power analysis. Design flows are also proposed to convert a flip-flop based design to a latch-based design as well as a latch/flip-flop-mixed design. With a new retiming strategy, the optimum operating condition is identified for both the latch based design and the mixed design, where the maximum time borrowing or performance enhancement can be obtained. Compared to the flip-flop based design, 48% and 45% frequency boosting are achieved by the latch based design and the mixed design, respectively. While mai...
The power consumption is critically important in modern VLSI circuits especially for low-power appli...
Abstract: In this paper, a novel low-power pulse-triggered flip-flop (P-FF) design is presented. Pul...
Among the various building blocks in digital designs, the most complex and power consuming is the fl...
Flip-flops and latches are two options to construct pipelines in digital integrated circuits (ICs). ...
The increasing demand of portable applications motivates the research on low power and high speed ci...
Pulsed-latches emerge as an ideal sequencing element for low power digital circuit design, serving a...
Flip-flops and latches are the most important elements of a design for both a delay and energy point...
Abstract: In this paper, implementations of the flip-flops are presented which are level triggered a...
With the vast advancement in VLSI technology, tens of millions of transistors are integrated on a si...
Recommend ways to implement the various Double Edge Triggered Flip-Flop (DETFF) so that it can opera...
In Each and every electronic component, the Flip flop is the one of the major component in VLSI Low ...
In VLSI Technology, flip-flops contribute a significant portion of chip area and power consumption t...
This book provides a unified treatment of Flip-Flop design and selection in nanometer CMOS VLSI syst...
In order to obtain power efficient flip-flops, two novel Hybrid-latch schemes are introduced in this...
Clocking is an important aspect of digital VLSI system design. The design of high-performance and lo...
The power consumption is critically important in modern VLSI circuits especially for low-power appli...
Abstract: In this paper, a novel low-power pulse-triggered flip-flop (P-FF) design is presented. Pul...
Among the various building blocks in digital designs, the most complex and power consuming is the fl...
Flip-flops and latches are two options to construct pipelines in digital integrated circuits (ICs). ...
The increasing demand of portable applications motivates the research on low power and high speed ci...
Pulsed-latches emerge as an ideal sequencing element for low power digital circuit design, serving a...
Flip-flops and latches are the most important elements of a design for both a delay and energy point...
Abstract: In this paper, implementations of the flip-flops are presented which are level triggered a...
With the vast advancement in VLSI technology, tens of millions of transistors are integrated on a si...
Recommend ways to implement the various Double Edge Triggered Flip-Flop (DETFF) so that it can opera...
In Each and every electronic component, the Flip flop is the one of the major component in VLSI Low ...
In VLSI Technology, flip-flops contribute a significant portion of chip area and power consumption t...
This book provides a unified treatment of Flip-Flop design and selection in nanometer CMOS VLSI syst...
In order to obtain power efficient flip-flops, two novel Hybrid-latch schemes are introduced in this...
Clocking is an important aspect of digital VLSI system design. The design of high-performance and lo...
The power consumption is critically important in modern VLSI circuits especially for low-power appli...
Abstract: In this paper, a novel low-power pulse-triggered flip-flop (P-FF) design is presented. Pul...
Among the various building blocks in digital designs, the most complex and power consuming is the fl...