This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis system. To achieve this, a new delay model is presented, which gives accurate delay estimations for arbitrary sets of Boolean expressions. This allows use of this delay model already during the very first steps of logic synthesis. Furthermore, new algorithms are presented for a number of different optimization tasks within logic synthesis. There are new algorithms to create prime irredundant Boo lean expressions, to perform technology mapping for use with standard cell generators, and to perform gate sizing. To prove the validity of the presented ideas, benchmark results are given throughout the thesis
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
This thesis presents techniques for automatically synthesizing VLSI circuits having low power dissip...
Traditionally, three metrics have been used to evaluate the quality of logic circuits -- size, speed...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
In this thesis we tackle one of the most important fields of research, which is reducing power consu...
Vertragingsongevoelige algebra is een formalisme dat gebruikt kan worden bij het specificeren, ontw...
Many computing applications are inherently error resilient. Thus,it is possible to decrease computin...
We propose a logic synthesis system that includes power optimization after technology mapping. Our a...
Includes bibliographical references (leaf [73])A logic synthesis tool called LST is developed. This ...
In this thesis, new algorithms for logic synthesis areexplored. Our work is motivated by two observa...
127 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.With the advent of deep submi...
An approach for logic decomposition that produces circuits with reduced logic depth is presented. It...
Due to the character of the original source materials and the nature of batch digitization, quality ...
Avec la miniaturisation actuelle, les circuits démontrent de plus en plus l'importance des délais d'...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
This thesis presents techniques for automatically synthesizing VLSI circuits having low power dissip...
Traditionally, three metrics have been used to evaluate the quality of logic circuits -- size, speed...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
In this thesis we tackle one of the most important fields of research, which is reducing power consu...
Vertragingsongevoelige algebra is een formalisme dat gebruikt kan worden bij het specificeren, ontw...
Many computing applications are inherently error resilient. Thus,it is possible to decrease computin...
We propose a logic synthesis system that includes power optimization after technology mapping. Our a...
Includes bibliographical references (leaf [73])A logic synthesis tool called LST is developed. This ...
In this thesis, new algorithms for logic synthesis areexplored. Our work is motivated by two observa...
127 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.With the advent of deep submi...
An approach for logic decomposition that produces circuits with reduced logic depth is presented. It...
Due to the character of the original source materials and the nature of batch digitization, quality ...
Avec la miniaturisation actuelle, les circuits démontrent de plus en plus l'importance des délais d'...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
This thesis presents techniques for automatically synthesizing VLSI circuits having low power dissip...
Traditionally, three metrics have been used to evaluate the quality of logic circuits -- size, speed...