We propose a new energy efficient method of designing switch blocks inside FPGAs using novel variations of the Dual Threshold CMOS (DTMOS) based switches instead of the conventional NMOS pass transistor or tri-state buffer based switches. By intelligently sharing the extra transistor needed for using DTMOS based switches, the area overhead is kept to a minimum. Sleep transistors are used to reduce sub-threshold leakage. Using our new, novel design, we obtain a 16% improvement in the power-delay product during the active mode per switch and a factor of 20 improvement in the stand-by mode, over conventional approaches. Extensive simulation results over benchmark circuits in CMOS 0.13µ are presented to illustrate the superiority of the propose...
The aggressive CMOS technology shrinking driven by cost reduction, performance improvement and power...
Leakage power loss is a major concern in deep-submicron technologies. High-performance processors an...
In this brief, a low-overhead circuit technique is proposed to simultaneously reduce subthreshold an...
We propose a new energy efficient method of designing switch blocks inside FPGAs using novel variati...
Abstract—We propose a new energy efficient method of designing switch blocks inside FPGAs using nove...
We propose a new low energy FPGA interconnect fabric that is based on low energy switch blocks using...
Abstract—We consider circuit techniques for reducing field-pro-grammable gate-array (FPGA) power con...
Reduction in leakage current has become a significant concern in nanotechnology-based low-power, low...
In this paper, a low leakage multi Vth level shifter is designed for robust voltage shifting from su...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Logic Blocks (CLB), with a routing architecture that connects these blocks together (Figure 1). An i...
Abstract—Static power consumption is an important com-ponent of the total power consumption in FPGAs...
A sleep switch dual threshold voltage domino logic circuit technique for placing idle domino circuit...
The dissertation addresses several problems in the power optimization and power-delay tradeoffs in d...
The need for low power dissipation in portable computing and wireless communication is making design...
The aggressive CMOS technology shrinking driven by cost reduction, performance improvement and power...
Leakage power loss is a major concern in deep-submicron technologies. High-performance processors an...
In this brief, a low-overhead circuit technique is proposed to simultaneously reduce subthreshold an...
We propose a new energy efficient method of designing switch blocks inside FPGAs using novel variati...
Abstract—We propose a new energy efficient method of designing switch blocks inside FPGAs using nove...
We propose a new low energy FPGA interconnect fabric that is based on low energy switch blocks using...
Abstract—We consider circuit techniques for reducing field-pro-grammable gate-array (FPGA) power con...
Reduction in leakage current has become a significant concern in nanotechnology-based low-power, low...
In this paper, a low leakage multi Vth level shifter is designed for robust voltage shifting from su...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Logic Blocks (CLB), with a routing architecture that connects these blocks together (Figure 1). An i...
Abstract—Static power consumption is an important com-ponent of the total power consumption in FPGAs...
A sleep switch dual threshold voltage domino logic circuit technique for placing idle domino circuit...
The dissertation addresses several problems in the power optimization and power-delay tradeoffs in d...
The need for low power dissipation in portable computing and wireless communication is making design...
The aggressive CMOS technology shrinking driven by cost reduction, performance improvement and power...
Leakage power loss is a major concern in deep-submicron technologies. High-performance processors an...
In this brief, a low-overhead circuit technique is proposed to simultaneously reduce subthreshold an...