An innovative approach for testing PLLs in open loop-mode is presented. The operational method consists of ramping the PLL's power supply by means of a periodic sawtooth signal. The reference and feedback inputs of the PLL in open-loop mode are connected to the clock reference signal or to ground. Then, the corresponding quiescent current, clock output, and oscillator control voltage signatures are monitored and sampled at specific times. When the power supply is swept, all transistors are forced into various regions of operation causing the sensitivity of the faults to the specific stimulus to be magnified. The developed method of structural testing for PLLs yields high fault coverage results making it a potential and attractive technique ...
This paper proposes a novel and simple positive sequence detector (PSD), which is inherently self-ad...
The authors present an integrated circuit realisation of a switched current phase-locked loop (PLL) ...
We present a methodology to simulate industrial integer-N phase-locked loops (PLLs) at a verificatio...
An innovative approach for testing PLLs in open loop-mode is presented. The operational method consi...
An innovative approach for testing PLLs in open loop-mode is presented. Tbe operational method consi...
Phase locked loops are incorporated into almost every large-scale mixed signal and digital system on...
Techniques for a simple automated test approach for high performance fully embedded charge-pump phas...
Due to a number of desirable operational and design characteristics, CP-PLL's (Charge Pump Phase Loc...
We present industrial results of a quiescent current testing technique suitable for RF testing. The ...
Due to rapid advances in the speed and complexity of VLSI circuits, analog and mixed-signal circuit...
The grid voltage phase and frequency are crucial information in control of most grid connected power...
Due to a number of desirable operational and design characteristics, CP-PLL’s (Charge Pump Phase loc...
ISBN : 9780819467188International audienceThis work deals with the development of test techniques fo...
One of the most important aspects for the proper operation of the single-phase grid-tied power-condi...
Graduation date: 2007The continued scaling of deep-submicron CMOS technology enables low-voltage hig...
This paper proposes a novel and simple positive sequence detector (PSD), which is inherently self-ad...
The authors present an integrated circuit realisation of a switched current phase-locked loop (PLL) ...
We present a methodology to simulate industrial integer-N phase-locked loops (PLLs) at a verificatio...
An innovative approach for testing PLLs in open loop-mode is presented. The operational method consi...
An innovative approach for testing PLLs in open loop-mode is presented. Tbe operational method consi...
Phase locked loops are incorporated into almost every large-scale mixed signal and digital system on...
Techniques for a simple automated test approach for high performance fully embedded charge-pump phas...
Due to a number of desirable operational and design characteristics, CP-PLL's (Charge Pump Phase Loc...
We present industrial results of a quiescent current testing technique suitable for RF testing. The ...
Due to rapid advances in the speed and complexity of VLSI circuits, analog and mixed-signal circuit...
The grid voltage phase and frequency are crucial information in control of most grid connected power...
Due to a number of desirable operational and design characteristics, CP-PLL’s (Charge Pump Phase loc...
ISBN : 9780819467188International audienceThis work deals with the development of test techniques fo...
One of the most important aspects for the proper operation of the single-phase grid-tied power-condi...
Graduation date: 2007The continued scaling of deep-submicron CMOS technology enables low-voltage hig...
This paper proposes a novel and simple positive sequence detector (PSD), which is inherently self-ad...
The authors present an integrated circuit realisation of a switched current phase-locked loop (PLL) ...
We present a methodology to simulate industrial integer-N phase-locked loops (PLLs) at a verificatio...