Networks-on-chip (NoCs) are emerging as a key on-chip communication architecture for multiprocessor systems-on-chip (MPSoCs). Optical communication technologies are introduced to NoCs in order to empower ultra-high bandwidth with low power consumption. However, in existing optical NoCs, communication locality is poorly supported, and the importance of floorplanning is overlooked. These significantly limit the power efficiency and performance of optical NoCs. In this work, we address these issues and propose a torus-based hierarchical hybrid optical-electronic NoC, called THOE. THOE takes advantage of both electrical and optical routers and interconnects in a hierarchical manner. It employs several new techniques including floorplan optimiza...
As indicated in the latest version of ITRS roadmap, optical wiring is a viable interconnection techn...
In this paper we present a new optical NoC architecture called GTON-XII. Data transmission in GTON X...
The continuous increase of the number of cores in tiled chip-multi-processors (CMP) will prevent tra...
Networks-on-chip (NoCs) are emerging as a key on-chip communication architecture for multiprocessor ...
Network-on-chip (NoC) can improve the performance, power efficiency and scalability of multiprocesso...
The efficiency of collaboration among processors is a critical design metric for multiprocessor syst...
Network-on-chip (NoC) can improve the performance, power efficiency, and scalability of multiprocess...
Optical networks-on-chip (ONoCs) are emerging communication architectures that can potentially offer...
Electrical network-on-chip (NoC) faces critical challenges in meeting the high performance and low p...
Optical on-chip communication is considered a promising candidate to overcome latency and energy bot...
Network-on-chip (NoC) can improve the performance, power efficiency, and scalability of chip multipr...
Network-on-chip (NoC) can improve the performance, power efficiency, and scalability of chip multipr...
Networks-on-chip (NoC) is emerging as a key on-chip communication architecture for multiprocessor sy...
Networks-on-chip (NoCs) can improve the communication bandwidth and power efficiency of multiprocess...
Abstract—Multiprocessor system-on-chip (MPSoC) is an attractive platform for high-performance applic...
As indicated in the latest version of ITRS roadmap, optical wiring is a viable interconnection techn...
In this paper we present a new optical NoC architecture called GTON-XII. Data transmission in GTON X...
The continuous increase of the number of cores in tiled chip-multi-processors (CMP) will prevent tra...
Networks-on-chip (NoCs) are emerging as a key on-chip communication architecture for multiprocessor ...
Network-on-chip (NoC) can improve the performance, power efficiency and scalability of multiprocesso...
The efficiency of collaboration among processors is a critical design metric for multiprocessor syst...
Network-on-chip (NoC) can improve the performance, power efficiency, and scalability of multiprocess...
Optical networks-on-chip (ONoCs) are emerging communication architectures that can potentially offer...
Electrical network-on-chip (NoC) faces critical challenges in meeting the high performance and low p...
Optical on-chip communication is considered a promising candidate to overcome latency and energy bot...
Network-on-chip (NoC) can improve the performance, power efficiency, and scalability of chip multipr...
Network-on-chip (NoC) can improve the performance, power efficiency, and scalability of chip multipr...
Networks-on-chip (NoC) is emerging as a key on-chip communication architecture for multiprocessor sy...
Networks-on-chip (NoCs) can improve the communication bandwidth and power efficiency of multiprocess...
Abstract—Multiprocessor system-on-chip (MPSoC) is an attractive platform for high-performance applic...
As indicated in the latest version of ITRS roadmap, optical wiring is a viable interconnection techn...
In this paper we present a new optical NoC architecture called GTON-XII. Data transmission in GTON X...
The continuous increase of the number of cores in tiled chip-multi-processors (CMP) will prevent tra...